欢迎访问ic37.com |
会员登录 免费注册
发布采购

WED3EG7232S-JD3 参数 Datasheet PDF下载

WED3EG7232S-JD3图片预览
型号: WED3EG7232S-JD3
PDF下载: 下载PDF文件 查看货源
内容描述: 256MB - 32Mx72 DDR SDRAM UNBUFFERED [256MB - 32Mx72 DDR SDRAM UNBUFFERED]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 12 页 / 190 K
品牌: WEDC [ WHITE ELECTRONIC DESIGNS CORPORATION ]
 浏览型号WED3EG7232S-JD3的Datasheet PDF文件第2页浏览型号WED3EG7232S-JD3的Datasheet PDF文件第3页浏览型号WED3EG7232S-JD3的Datasheet PDF文件第4页浏览型号WED3EG7232S-JD3的Datasheet PDF文件第5页浏览型号WED3EG7232S-JD3的Datasheet PDF文件第7页浏览型号WED3EG7232S-JD3的Datasheet PDF文件第8页浏览型号WED3EG7232S-JD3的Datasheet PDF文件第9页浏览型号WED3EG7232S-JD3的Datasheet PDF文件第10页  
WED3EG7232S-JD3
PRELIMINARY
DETAILED TEST CONDITIONS FOR DDR SDRAM I
DD1
& I
DD7A
I
DD1
: OPERATING CURRENT : ONE BANK
1.
2.
3.
Typical Case : V
CC
=2.5V, T=25°C
Worst Case : V
CC
=2.7V, T=10°C
Only one bank is accessed with t
RC
(min), Burst
Mode, Address and Control inputs on NOP edge
are changing once per clock cycle. I
OUT
= 0mA
Timing Patterns :
DDR200 (100 MHz, CL=2) : t
CK=
10ns, CL2,
BL=4, t
RCD=
2*t
CK
, t
RAS=
5*t
CK
Read : A0 N R0 N N P0 N A0 N - repeat the
same timing with random address changing;
50% of data changing at every burst
DDR266 (133MHz, CL=2.5) : t
CK=
7.5ns,
CL=2.5, BL=4, t
RCD=
3*t
CK
, t
RC=
9*t
CK
, t
RAS=
5*t
CK
Read : A0 N N R0 N P0 N N N A0 N - repeat
the same timing with random address
changing; 50% of data changing at every burst
DDR266 (133MHz, CL=2) : t
CK
=7.5ns, CL=2,
BL=4, t
RCD
=3*t
CK
, t
RC
=9*t
CK
, t
RAS
=5*t
CK
Read : A0 N N R0 N P0 N N N A0 N - repeat
the same timing with random address
changing; 50% of data changing at every burst
DDR333 (166MHz, CL=2.5) : t
CK
=6ns, BL=4,
t
RCD
=10*t
CK
, t
RAS
=7*t
CK
Read : A0 N N R0 N P0 N N N A0 N - repeat
the same timing with random address
changing; 50% of data changing at every burst
DDR400 (200MHz, CL=3) : t
CK
=5ns, BL=4,
t
RCD
=15*t
CK
, t
RAS
=7*t
CK
Read : A0 N N R0 N P0 N N N A0 N - repeat
the same timing with random address
changing; 50% of data changing at every burst
I
DD7A
: OPERATING CURRENT : FOUR BANKS
1.
2.
3.
Typical Case : V
CC
=2.5V, T=25°C
Worst Case : V
CC
=2.7V, T=10°C
Four banks are being interleaved with t
RC
(min),
Burst Mode, Address and Control inputs on NOP
edge are not changing. Iout=0mA
Timing Patterns :
DDR200 (100 MHz, CL=2) : t
CK
=10ns, CL2,
BL=4, t
RRD
=2*t
CK
, t
RCD
=3*t
CK
, Read with
Autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 A0 R3 A1 R0
repeat the same timing with random address
changing; 100% of data changing at every
burst
DDR266 (133MHz, CL=2.5) : t
CK
=7.5ns,
CL=2.5, BL=4, t
RRD
=3*t
CK
, t
RCD
=3*t
CK
Read with Autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N
A1 R0 - repeat the same timing with random
address changing; 100% of data changing at
every burst
DDR266 (133MHz, CL=2) : t
CK
=7.5ns, CL2=2,
BL=4, t
RRD
=2*t
CK
, t
RCD
=2*t
CK
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N
A1 R0 - repeat the same timing with random
address changing; 100% of data changing at
every burst
DDR333 (166MHz, CL=2.5) : t
CK
=6ns,
BL=4, t
RRD
=3*t
CK
, t
RCD
=3*t
CK
, Read with
Autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N
A1 R0 - repeat the same timing with random
address changing; 100% of data changing at
every burst
DDR400 (200MHz, CL=3) : t
CK
=5ns,
BL=4, t
RRD
=10*t
CK
, t
RCD
=15*t
CK
, Read with
Autoprecharge
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N
A1 R0 - repeat the same timing with random
address changing; 100% of data changing at
every burst
4.
4.
Legend:
A = Activate, R = Read, W = Write, P = Precharge, N = NOP
A (0-3) = Activate Bank 0-3
R (0-3) = Read Bank 0-3
June 2006
Rev. 6
6
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com