欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC4013XL-3PQ240C 参数 Datasheet PDF下载

XC4013XL-3PQ240C图片预览
型号: XC4013XL-3PQ240C
PDF下载: 下载PDF文件 查看货源
内容描述: XC4000E和XC4000X系列现场可编程门阵列 [XC4000E and XC4000X Series Field Programmable Gate Arrays]
分类和应用: 现场可编程门阵列可编程逻辑时钟
文件页数/大小: 68 页 / 693 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第4页浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第5页浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第6页浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第7页浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第9页浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第10页浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第11页浏览型号XC4013XL-3PQ240C的Datasheet PDF文件第12页  
R
XC4000E and XC4000X Series Field Programmable Gate Arrays
Supported CLB memory configurations and timing modes
for single- and dual-port modes are shown in
XC4000 Series devices are the first programmable logic
devices with edge-triggered (synchronous) and dual-port
RAM accessible to the user. Edge-triggered RAM simpli-
fies system timing. Dual-port RAM doubles the effective
throughput of FIFO applications. These features can be
individually programmed in any XC4000 Series CLB.
Advantages of On-Chip and Edge-Triggered RAM
The on-chip RAM is extremely fast. The read access time is
the same as the logic delay. The write access time is
slightly slower. Both access times are much faster than
any off-chip solution, because they avoid I/O delays.
Edge-triggered RAM, also called synchronous RAM, is a
feature never before available in a Field Programmable
Gate Array. The simplicity of designing with edge-triggered
RAM, and the markedly higher achievable performance,
add up to a significant improvement over existing devices
with on-chip RAM.
Three application notes are available from Xilinx that dis-
cuss edge-triggered RAM: “XC4000E
Edge-Triggered and
Dual-Port RAM Capability,”
“Implementing
FIFOs in
XC4000E RAM,”
and “Synchronous
and Asynchronous
FIFO Designs.”
All three application notes apply to both
XC4000E and XC4000X RAM.
Table 3: Supported RAM Modes
16
x
1
16
x
2
32
x
1
Edge-
Triggered
Timing
Level-
Sensitive
Timing
The selected timing mode applies to both function genera-
tors within a CLB when both are configured as RAM.
The number of read ports is also programmable:
• Single Port: each function generator has a common
read and write port
• Dual Port: both function generators are configured
together as a single 16x1 dual-port RAM with one write
port and two read ports. Simultaneous read and write
operations to the same or different addresses are
supported.
RAM configuration options are selected by placing the
appropriate library symbol.
Choosing a RAM Configuration Mode
The appropriate choice of RAM mode for a given design
should be based on timing and resource requirements,
desired functionality, and the simplicity of the design pro-
cess. Recommended usage is shown in
The difference between level-sensitive, edge-triggered,
and dual-port RAM is only in the write operation. Read
operation and timing is identical for all modes of operation.
Table 4: RAM Mode Selection
Dual-Port
Level-Sens Edge-Trigg Edge-Trigg
itive
ered
ered
Use for New
Designs?
Size (16x1,
Registered)
Simultaneous
Read/Write
Relative
Performance
No
1/2 CLB
No
X
Yes
1/2 CLB
No
2X
Yes
1 CLB
Yes
2X (4X
effective)
Single-Port
Dual-Port
RAM Configuration Options
The function generators in any CLB can be configured as
RAM arrays in the following sizes:
Two 16x1 RAMs: two data inputs and two data outputs
with identical or, if preferred, different addressing for
each RAM
• One 32x1 RAM: one data input and one data output.
One F or G function generator can be configured as a 16x1
RAM while the other function generators are used to imple-
ment any function of up to 5 inputs.
Additionally, the XC4000 Series RAM may have either of
two timing modes:
Edge-Triggered (Synchronous): data written by the
designated edge of the CLB clock. WE acts as a true
clock enable.
Level-Sensitive (Asynchronous): an external WE signal
acts as the write strobe.
RAM Inputs and Outputs
The F1-F4 and G1-G4 inputs to the function generators act
as address lines, selecting a particular memory cell in each
look-up table.
The functionality of the CLB control signals changes when
the function generators are configured as RAM. The
DIN/H2, H1, and SR/H0 lines become the two data inputs
(D0, D1) and the Write Enable (WE) input for the 16x2
memory. When the 32x1 configuration is selected, D1 acts
as the fifth address bit and D0 is the data input.
The contents of the memory cell(s) being addressed are
available at the F’ and G’ function-generator outputs. They
can exit the CLB through its X and Y outputs, or can be cap-
tured in the CLB flip-flop(s).
Configuring the CLB function generators as Read/Write
memory does not affect the functionality of the other por-
6-12
May 14, 1999 (Version 1.6)