欢迎访问ic37.com |
会员登录 免费注册
发布采购

28222-14 参数 Datasheet PDF下载

28222-14图片预览
型号: 28222-14
PDF下载: 下载PDF文件 查看货源
内容描述: ATM发射器/接收器与UTOPIA接口 [ATM Transmitter/Receiver with UTOPIA Interface]
分类和应用: 异步传输模式ATM
文件页数/大小: 161 页 / 1722 K
品牌: CONEXANT [ CONEXANT SYSTEMS, INC ]
 浏览型号28222-14的Datasheet PDF文件第91页浏览型号28222-14的Datasheet PDF文件第92页浏览型号28222-14的Datasheet PDF文件第93页浏览型号28222-14的Datasheet PDF文件第94页浏览型号28222-14的Datasheet PDF文件第96页浏览型号28222-14的Datasheet PDF文件第97页浏览型号28222-14的Datasheet PDF文件第98页浏览型号28222-14的Datasheet PDF文件第99页  
CN8223  
3.0 Registers  
ATM Transmitter/Receiver with UTOPIA Interface  
3.3 Configuration Control Registers  
0x02CONFIG_3 (Configuration Control Register 3)  
The CONFIG_ 3 register is located at address 0x02 and controls miscellaneous functions.  
Field  
Size  
Bit  
Name  
Description  
1512  
4
Accept/Reject  
HeaderPort 30  
Allows each receive port to be programmed to either accept or reject cells with  
headers as specified in the RXHDR registers. When this bit is low, cells with  
headers matching the header value (as qualified by the mask value) for the port will  
be accepted and written out to the port. When this bit is high, cells with matching  
headers (as qualified by the mask value) will be rejected, and all other cells will be  
accepted and written out to the port.  
11  
1
Count Block Errors  
Changes the count function of Error Counters 59 [0x440x48]. When this bit is  
low, the counters count the actual number of errored bits in the BIP or FEBE octets.  
When this bit is high, the counters increment once for each errored BIP or FEBE  
block per G.826.  
10  
9
1
1
Reserved  
Set to 0.  
Line Loopback  
Enables a loopback of the incoming receive data and clock to the transmit data and  
clock outputs. The receive data is still processed by the receiver circuitry. Invert TX  
Clock Output (bit 7) is functional in this mode to allow inversion of the looped clock  
at TCLKO (or TCLKO_HS ). Line Loopback is not functional for TAXI or external  
framer modes. Upon a hardware RESET (pin 118), this bit will be cleared (set to 0).  
8
1
Invert RX Clock  
Sampling  
Selects the edge of the receive clock input where the incoming receive data is  
sampled. When this bit is low, the incoming data on RXIN (or RXIN_HS ) is  
sampled by the falling edge of RXCKI (or RXCKI_HS ). When this bit is high, the  
incoming data is sampled on the rising edge. This bit must be set for operation in  
TAXI mode.  
7
6
1
1
Invert TX Clock  
Output  
Selects the active edge of the transmit clock output when connecting directly to an  
external LIU. When this bit is low, the falling edge of TCLKO (or TCLKO_HS ) will be  
centered on the relevant data outputs. When this bit is high, the rising edge of  
TCLKO (or TCLKO_HS ) will be centered on the data outputs.  
For DS3 and G.751  
E3 PLCP modes:  
Force Nibble  
If this bit is low, 13/14 nibble stuffing is performed in DS3 and G.751 E3 PLCP  
modes. Stuffing is performed to synchronize the transmit PLCP with either the  
external 8 kHz frame reference or the receive PLCP framer, depending on the setting  
of External 8 kHz Timing in the CONFIG_1 register.  
Stuffing  
If this bit is high, the transmitter PLCP framing is allowed to free-run to an  
internally generated 8 k frame rate when no clock is available from the 8 kHz input  
or the receive PLCP framer. This bit is ignored in modes that do not perform nibble  
stuffing.  
6
1
For STS-3c and  
STM-1 modes: Tx  
Overhead Control  
In STS-3c and STM-1 modes, this bit determines whether Transmit Overhead bytes  
G1, K2#1, and Z2#3 are input from the Transmit Overhead bus or are internally  
generated.  
When this bit is set to 0 the following are internally generated:  
G1-Path FEBE/RDIPath FEBE is automatically generated in response to  
Path BIP errors.  
Path RDI (yellow alarm) is inserted according to CONFIG_5, bits 2 and 3.  
K2#1Line FERF is transmitted by setting CONFIG_2 bit 5 to a 1.  
Z2#3Line FEBE alarm is transmitted automatically in response to Line  
BIP errors.  
When this bit is set to 1, these bytes are obtained from the external TXOVH bus.  
5
1
Parity Odd/Even  
Set to 1: odd parity FIFO port generation and checking.  
Set to 0: even parity FIFO port generation and checking.  
100046C  
Conexant  
3-9