欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY62148BLL-70SC 参数 Datasheet PDF下载

CY62148BLL-70SC图片预览
型号: CY62148BLL-70SC
PDF下载: 下载PDF文件 查看货源
内容描述: 4兆位( 512K ×8)静态RAM [4-Mbit (512K x 8) Static RAM]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 11 页 / 336 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY62148BLL-70SC的Datasheet PDF文件第1页浏览型号CY62148BLL-70SC的Datasheet PDF文件第2页浏览型号CY62148BLL-70SC的Datasheet PDF文件第3页浏览型号CY62148BLL-70SC的Datasheet PDF文件第5页浏览型号CY62148BLL-70SC的Datasheet PDF文件第6页浏览型号CY62148BLL-70SC的Datasheet PDF文件第7页浏览型号CY62148BLL-70SC的Datasheet PDF文件第8页浏览型号CY62148BLL-70SC的Datasheet PDF文件第9页  
CY62148B MoBL™
Switching Characteristics
[5]
Over the Operating Range
62148BLL-70
Parameter
READ CYCLE
t
RC
t
AA
t
OHA
t
ACE
t
DOE
t
LZOE
t
HZOE
t
LZCE
t
HZCE
t
PU
t
PD
WRITE CYCLE
[8]
t
WC
t
SCE
t
AW
t
HA
t
SA
t
PWE
t
SD
t
HD
t
LZWE
t
HZWE
Write Cycle Time
CE LOW to Write End
Address Set-Up to Write End
Address Hold from Write End
Address Set-Up to Write Start
WE Pulse Width
Data Set-Up to Write End
Data Hold from Write End
WE HIGH to Low Z
[6]
WE LOW to High Z
[6, 7]
70
60
60
0
0
55
30
0
5
25
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Read Cycle Time
Address to Data Valid
Data Hold from Address Change
CE LOW to Data Valid
OE LOW to Data Valid
OE LOW to Low Z
[6]
OE HIGH to High Z
[6, 7]
CE LOW to Low Z
[6]
Description
Min.
70
Max.
Unit
ns
70
10
70
35
5
25
10
25
0
70
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CE HIGH to High Z
[6, 7]
CE LOW to Power-Up
CE HIGH to Power-Down
Notes:
5. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified
I
OL
/I
OH
and 100-pF load capacitance.
6. At any given temperature and voltage condition, t
HZCE
is less than t
LZCE
, t
HZOE
is less than t
LZOE
, and t
HZWE
is less than t
LZWE
for any given device.
7. t
HZOE
, t
HZCE
, and t
HZWE
are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured
±500
mV from steady-state voltage.
8. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these
signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
Document #: 38-05039 Rev. *C
Page 4 of 11