欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C4211-15AI 参数 Datasheet PDF下载

CY7C4211-15AI图片预览
型号: CY7C4211-15AI
PDF下载: 下载PDF文件 查看货源
内容描述: 的64/256 / 512 / 1K / 2K / 4K / 8K ×9同步FIFO的 [64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs]
分类和应用: 先进先出芯片
文件页数/大小: 18 页 / 412 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C4211-15AI的Datasheet PDF文件第5页浏览型号CY7C4211-15AI的Datasheet PDF文件第6页浏览型号CY7C4211-15AI的Datasheet PDF文件第7页浏览型号CY7C4211-15AI的Datasheet PDF文件第8页浏览型号CY7C4211-15AI的Datasheet PDF文件第10页浏览型号CY7C4211-15AI的Datasheet PDF文件第11页浏览型号CY7C4211-15AI的Datasheet PDF文件第12页浏览型号CY7C4211-15AI的Datasheet PDF文件第13页  
CY7C4421/4201/4211/4221
CY7C4231/4241/4251
Switching Waveforms
(continued)
Read Cycle Timing
t
CLKH
RCLK
t
ENS
REN1,REN2
t
REF
t
REF
EF
t
A
Q
0
–Q
8
t
OLZ
t
OE
OE
t
SKEW1
WCLK
VALID DATA
t
CKL
t
CLKL
t
ENH
NO OPERATION
t
OHZ
WEN1
WEN2
Reset Timing
t
RS
RS
t
RSS
REN1,
REN2
t
RSS
WEN1
t
RSS
WEN2/LD
t
RSR
t
RSR
t
RSR
t
RSF
EF,PAE
t
RSF
FF,PAF,
t
RSF
Q
0 -
Q
8
OE=0
Notes:
14. t
SKEW1
is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time
between the rising edge of RCLK and the rising edge of WCLK is less than t
SKEW1
, then FF may not change state until the next WCLK rising edge.
15. t
SKEW1
is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH during the current clock cycle. It the time
between the rising edge of WCLK and the rising edge of RCLK is less than t
SKEW1
, then EF may not change state until the next RCLK rising edge.
OE=1
Document #: 38-06016 Rev. *A
Page 9 of 18