欢迎访问ic37.com |
会员登录 免费注册
发布采购

MPC8544CVTANG 参数 Datasheet PDF下载

MPC8544CVTANG图片预览
型号: MPC8544CVTANG
PDF下载: 下载PDF文件 查看货源
内容描述: 的PowerQUICC ™III集成处理器硬件规格 [PowerQUICC™ III Integrated Processor Hardware Specifications]
分类和应用:
文件页数/大小: 120 页 / 1322 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号MPC8544CVTANG的Datasheet PDF文件第1页浏览型号MPC8544CVTANG的Datasheet PDF文件第2页浏览型号MPC8544CVTANG的Datasheet PDF文件第3页浏览型号MPC8544CVTANG的Datasheet PDF文件第5页浏览型号MPC8544CVTANG的Datasheet PDF文件第6页浏览型号MPC8544CVTANG的Datasheet PDF文件第7页浏览型号MPC8544CVTANG的Datasheet PDF文件第8页浏览型号MPC8544CVTANG的Datasheet PDF文件第9页  
MPC8544E Overview
– Two key (K1, K2, K1) or three key (K1, K2, K3)
– ECB and CBC modes for both DES and 3DES
— AESU—Advanced Encryption Standard unit
– Implements the Rijndael symmetric key cipher
– ECB, CBC, CTR, and CCM modes
– 128-, 192-, and 256-bit key lengths
— AFEU—ARC four execution unit
– Implements a stream cipher compatible with the RC4 algorithm
– 40- to 128-bit programmable key
— MDEU—message digest execution unit
– SHA with 160- or 256-bit message digest
– MD5 with 128-bit message digest
– HMAC with either algorithm
— KEU—Kasumi execution unit
– Implements F8 algorithm for encryption and F9 algorithm for integrity checking
– Also supports A5/3 and GEA-3 algorithms
— RNG—random number generator
— XOR engine for parity checking in RAID storage applications
Dual I
2
C controllers
— Two-wire interface
— Multiple master support
— Master or slave I
2
C mode support
— On-chip digital filtering rejects spikes on the bus
Boot sequencer
— Optionally loads configuration data from serial ROM at reset via the I
2
C interface
— Can be used to initialize configuration registers and/or memory
— Supports extended I
2
C addressing mode
— Data integrity checked with preamble signature and CRC
DUART
— Two 4-wire interfaces (SIN, SOUT, RTS, CTS)
— Programming model compatible with the original 16450 UART and the PC16550D
Local bus controller (LBC)
— Multiplexed 32-bit address and data bus operating at up to 166 MHz
— Eight chip selects support eight external slaves
— Up to eight-beat burst transfers
— The 32-, 16-, and 8-bit port sizes are controlled by an on-chip memory controller.
— Two protocol engines available on a per chip select basis:
MPC8544E PowerQUICC™ III Integrated Processor Hardware Specifications, Rev. 3
4
Freescale Semiconductor