欢迎访问ic37.com |
会员登录 免费注册
发布采购

UCC28084PWR 参数 Datasheet PDF下载

UCC28084PWR图片预览
型号: UCC28084PWR
PDF下载: 下载PDF文件 查看货源
内容描述: 8引脚的电流模式推挽PWM具有可编程斜率补偿CONTROLLERS [8-PIN CURRENT MODE PUSH-PULL PWM CONTROLLERS WITH PROGRAMMABLE SLOPE COMPENSATION]
分类和应用: 稳压器开关式稳压器或控制器电源电路开关式控制器光电二极管信息通信管理
文件页数/大小: 27 页 / 918 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号UCC28084PWR的Datasheet PDF文件第6页浏览型号UCC28084PWR的Datasheet PDF文件第7页浏览型号UCC28084PWR的Datasheet PDF文件第8页浏览型号UCC28084PWR的Datasheet PDF文件第9页浏览型号UCC28084PWR的Datasheet PDF文件第11页浏览型号UCC28084PWR的Datasheet PDF文件第12页浏览型号UCC28084PWR的Datasheet PDF文件第13页浏览型号UCC28084PWR的Datasheet PDF文件第14页  
UCC28083, UCC28084, UCC28085, UCC28086
UCC38083, UCC38084, UCC38085, UCC38086
SLUS488E − SEPTEMBER 2002 − REVISED JULY 2009
layout considerations
To prevent noise problems, bypass VDD to GND with a ceramic capacitor as close to the chip as possible along
with an electrolytic capacitor. A 1-µF decoupling capacitor is recommended.
Use a local ground plane near the small signal pins (CTRL, ISET, CS and RT) of the IC for shielding. Connect
the local ground plane to the GND pin with a single trace. Do not extend the local ground plane under the power
pins (VDD, OUTA, OUTB and GND). Instead, use signal return traces to the GND pin for ground returns on the
side of the integrated circuit with the power pins.
For best performance, keep the timing resistor lead from RT pin (pin 4) to GND (pin 5) as short as possible.
special layout considerations for the TSSOP package
Due to the different pinout and smaller lead pitch of the TSSOP package, special attention must be paid to
minimize noise problems. The pinout is different because the device had to be rotated 90° to fit into the smaller
TSSOP package.
For example, the two output pins are now on opposite sides of the package. The traces should not run under
the package together as they will couple switching noise into analog pins.
Another common problem is when RT and OUTB (pins 6 and 8) are routed together for some distance even
though they are not immediate side by side pins. Because of this, when OUTB rises, a voltage spike of upto
400 mV can couple into the RT. This spike causes the internal charge current into CT to be turned off
momentarily resulting in lower duty cycle. It is also important that note that the RT pin voltage cannot be
stabilized with a capacitor. The RT pin is just a dc voltage to program the internal CT. Instead, keep the OUTB
and RT runs short and far from each other and follow the printed wiring board layout suggestions above to fix
the problem.
reference design
A reference design is discussed in
50-W Push-Pull Converter Reference Design Using the UCC38083,
TI
Literature Number SLUU135. This design controls a push-pull synchronous rectified topology with input range
of 18 V to 35 V (24 nominal) and 3.3-V output at 15 A. The schematic is shown in Figure 5 and the board layout
for the reference design is shown in Figure 4. Refer to the document for further details.
Figure 4. Reference Design Layout
10
www.ti.com