欢迎访问ic37.com |
会员登录 免费注册
发布采购

SP8858IGHPAS 参数 Datasheet PDF下载

SP8858IGHPAS图片预览
型号: SP8858IGHPAS
PDF下载: 下载PDF文件 查看货源
内容描述: 1 · 5GHz的专业合成器 [1·5GHz Professional Synthesiser]
分类和应用:
文件页数/大小: 21 页 / 547 K
品牌: ZARLINK [ ZARLINK SEMICONDUCTOR INC ]
 浏览型号SP8858IGHPAS的Datasheet PDF文件第2页浏览型号SP8858IGHPAS的Datasheet PDF文件第3页浏览型号SP8858IGHPAS的Datasheet PDF文件第4页浏览型号SP8858IGHPAS的Datasheet PDF文件第5页浏览型号SP8858IGHPAS的Datasheet PDF文件第7页浏览型号SP8858IGHPAS的Datasheet PDF文件第8页浏览型号SP8858IGHPAS的Datasheet PDF文件第9页浏览型号SP8858IGHPAS的Datasheet PDF文件第10页  
SP8858  
DESCRIPTION  
Prescaler and Dividers  
The block diagram of a dual modulus divider arrangement  
is shown in Fig. 5. The N/N11 prescaler, together with the  
A and M dividers, divide the RF input frequency down to the  
comparison frequency at the phase detector input. The  
comparison frequency, FREF, sets the resolution of a single  
loop synthesiser; when A is incremented (or decremented) by  
one, the loop output frequency automatically increments (or  
decrements) by FREF Hz. When the dividers are reset, at the  
end of each count cycle, the modulus of the prescaler is set  
to N11 and the input frequency to the A and M dividers is then  
RFinput 4(N11) Hz. The output of the A counter controls the  
prescaler modulus, which is set to N when A reaches its  
programmed value. The M divider continues to count at the  
rate RFinput 4N until it reaches its programmed value, at  
which point the dividers are reset and the count cycle starts  
again. The division ratio of this arrangements is therefore  
reference current into pin 24 (RPD). An external  
transimpedance amplifier is required to provide the voltage  
drive to the VCO. This requirement is usually performed by  
the loop filter operational amplifier which is designed to  
provide a type II third order control loop.  
Data Entry and Control  
TheSP8858isprogrammedusingtheserialdatainterface.  
Data is entered into the chip on the DATA pin and clocked into  
the internal shift register by the positive going edge of the  
CLOCKsignalwiththeENABLEpinheldhigh.While ENABLE  
is high, changes to the shift register will not affect the current  
count cycle. On the falling edge of ENABLE the data held in  
the shift register is transferred to one of the three buffers (F1,  
F2 or reference). Fig. 4 shows the timing requirements for  
these three signals.  
The2LSBsofthe24-bitshiftregister,C1andC2,determine  
which of the three buffers is loaded with the data held in the  
remaining 22 bits as shown in Table 2.  
A(N11) 1 (M2A)N = MN1A  
It is evident that for this arrangement to work M must  
always be programmed greater than or equal to A and A must  
be able to count to N21. These restrictions set a minimum  
count of N22N; below this value some division ratios will not  
be available.  
2-bit SR contents  
Buffer loaded  
C2  
C1  
The SP8858 prescaler can be set to 48/9 or 416/17 mode  
by setting the appropriate bit of the reference word. The  
A divider is a 4-bit counter, whilst the M divider is a 15-bit  
counter. The minimum division ratio, with the 8/9 prescaler, is  
8228 = 56, whilst the maximum division ratio, with the 16/17  
prescaler, is 16(21521)1(2421) = 524287.  
If the 8/9 prescaler is used the MSB of the A counter must  
be programmed to 0 and the maximum RF input frequency  
must be reduced to 750MHz.  
0
1
0
0
0
1
F1  
F2  
Active A (only the A divider of the  
active buffer is changed)  
1
1
Reference  
Table 2  
If the F1 buffer (C2 = 0, C1 = 0) is selected the 22 MSBs  
of the shift register are transferred to it. 19 bits of the buffer  
provide the data for the A and M dividers; the three remaining  
bits control the charge pump current multiplication factor and  
the sense of the phase detector. The F2 buffer performs the  
same function so that an alternative divider word and/or  
phase detector gain can be stored.  
The CP current can be multiplied by up to four times by  
programming bits G1 and G2 as shown in Table 3. The  
maximum charge pump output current is 62mA.  
The reference current can be set by resistor RPD  
connected between VCC and pin 24 so that:  
Reference Source and Divider  
The reference source for the SP8858 is obtained from an  
on-chiposcillator, stabilisedbyanexternalquartzcrystal. The  
oscillator circuit will also function as a buffer amplifier if an  
external reference is preferred. In the latter case the signal,  
should be AC coupled into pin 20 (see Fig. 12).  
The reference oscillator drives a divider stage, the output  
of which is the reference signal to the phase comparator. The  
PLL controls the input voltage to an external VCO so that the  
divided VCO signal is phased locked to this reference signal.  
The dynamics of the control loop are determined by the  
external loop filter.  
The 13-bit reference divider is fully programmable and can  
be set to any ratio between 1 and 8191. The programmed  
word is stored in the internal reference buffer.  
Ipin 24 = (VCC21·5)/RPD  
I
OUT = G3Ipin 24 (G is multiplication factor)  
Phase detector gain, KPD = IOUT/2p A/rad  
See Applications, Loop Filter Design  
Phase Comparator and Charge Pump  
F1 or F2 word  
Charge pump 1  
Charge pump 2  
multiplier  
The digital phase detector is sensitive to frequency and  
phase errors. The basic circuit for a conventional digital  
phase/frequency detector is based on two D type flip-flops.  
Initially the flip-flops are reset, each one is then set by the  
respective pulses of the M and R divider outputs. When both  
flip-flopshavebeensettheyareimmediatelyreset. Inthisway  
theoutputofoneflip-flopisapulsewhosewidthisproportional  
to phase difference, whilst the second flip-flop is a narrow  
pulse determined by the time to reset. The phase detector  
outputs drive a charge pump amplifier. One output controls a  
constant current source, the other an identical current sink  
connected to the same node (CP output, pin 25). The SP8858  
phase/frequencydetectorhasbeenmodifiedandimprovedto  
provide a linear characteristic, thus eliminating deadband  
effects.  
current (µA)  
G2  
G1  
0
1
0
1
0
0
1
1
50  
75  
125  
200  
1
1·5  
2·5  
4
Table 3 Charge pump currents  
When the SENSE bit is set to 1 the inputs and clocks to the  
phase detector flip-flops are reversed. The bit should be set  
to1foraVCOwithapositivefrequencyv.voltagecharacteristic.  
The sense bit also swaps the outputs FREF and FPD on pins  
4 and 5. Fig. 1 shows the pin-out for SENSE = 0.  
The active buffer, i.e. the one that is currently used to  
update the dividers, is selected at pin 13 (F1/F2). A high on  
this pin selects F1. The F2 word can be updated while F1 is  
The phase detector gain is determined by the output  
current from the charge pump (±IOUT) which is set by a  
6