欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADSP-2181BST-133 参数 Datasheet PDF下载

ADSP-2181BST-133图片预览
型号: ADSP-2181BST-133
PDF下载: 下载PDF文件 查看货源
内容描述: 微电脑DSP [DSP Microcomputer]
分类和应用: 电脑
文件页数/大小: 32 页 / 293 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号ADSP-2181BST-133的Datasheet PDF文件第9页浏览型号ADSP-2181BST-133的Datasheet PDF文件第10页浏览型号ADSP-2181BST-133的Datasheet PDF文件第11页浏览型号ADSP-2181BST-133的Datasheet PDF文件第12页浏览型号ADSP-2181BST-133的Datasheet PDF文件第14页浏览型号ADSP-2181BST-133的Datasheet PDF文件第15页浏览型号ADSP-2181BST-133的Datasheet PDF文件第16页浏览型号ADSP-2181BST-133的Datasheet PDF文件第17页  
ADSP-2181
ABSOLUTE MAXIMUM RATINGS
*
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . –0.3 V to +7 V
Input Voltage . . . . . . . . . . . . . . . . . . . . . –0.3 V to V
DD
+ 0.3 V
Output Voltage Swing . . . . . . . . . . . . . . –0.3 V to V
DD
+ 0.3 V
Operating Temperature Range (Ambient) . . . . –40°C to +85°C
Storage Temperature Range . . . . . . . . . . . . . –65°C to +150°C
Lead Temperature (5 sec) TQFP . . . . . . . . . . . . . . . . +280°C
Lead Temperature (5 sec) PQFP . . . . . . . . . . . . . . . . . +280°C
*Stresses above those listed under Absolute Maximum Ratings may cause perma-
nent damage to the device. These are stress ratings only; functional operation of
the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect device reliability.
ESD SENSITIVITY
The ADSP-2181 is an ESD (electrostatic discharge) sensitive device. Electrostatic charges readily
accumulate on the human body and equipment and can discharge without detection. Permanent
damage may occur to devices subjected to high energy electrostatic discharges.
The ADSP-2181 features proprietary ESD protection circuitry to dissipate high energy discharges
(Human Body Model). Per method 3015 of MIL-STD-883, the ADSP-2181 has been classified as
a Class 1 device.
Proper ESD precautions are recommended to avoid performance degradation or loss of function-
ality. Unused devices must be stored in conductive foam or shunts, and the foam should be
discharged to the destination before devices are removed.
WARNING!
ESD SENSITIVE DEVICE
TIMING PARAMETERS
GENERAL NOTES
MEMORY TIMING SPECIFICATIONS
Use the exact timing information given. Do not attempt to
derive parameters from the addition or subtraction of others.
While addition or subtraction would yield meaningful results for
an individual device, the values given in this data sheet reflect
statistical variations and worst cases. Consequently, you cannot
meaningfully add up parameters to derive longer times.
TIMING NOTES
The table below shows common memory device specifications
and the corresponding ADSP-2181 timing parameters, for your
convenience.
Memory
Device
Specification
ADSP-2181 Timing
Timing
Parameter
Parameter Definition
A0–A13,
xMS
Setup before
WR
Low
A0–A13,
xMS
Setup before
WR
Deasserted
A0–A13,
xMS
Hold after
WR
Deasserted
Data Setup before
WR
High
Data Hold after
WR
High
RD
Low to Data Valid
A0–A13,
xMS
to Data Valid
Switching Characteristics
specify how the processor changes its
signals. You have no control over this timing—circuitry external
to the processor must be designed for compatibility with these
signal characteristics. Switching characteristics tell you what the
processor will do in a given circumstance. You can also use switch-
ing characteristics to ensure that any timing requirement of a
device connected to the processor (such as memory) is satisfied.
Timing Requirements
apply to signals that are controlled by cir-
cuitry external to the processor, such as the data input for a read
operation. Timing requirements guarantee that the processor
operates correctly with other devices.
Address Setup to
t
ASW
Write Start
Address Setup to
t
AW
Write End
Address Hold Time t
WRA
Data Setup Time
t
DW
Data Hold Time
t
DH
OE
to Data Valid
t
RDD
Address Access Time t
AA
xMS
=
PMS, DMS, BMS, CMS, IOMS.
FREQUENCY DEPENDENCY FOR TIMING
SPECIFICATIONS
t
CK
is defined as 0.5t
CKI
. The ADSP-2181 uses an input clock
with a frequency equal to half the instruction rate: a 16.67 MHz
input clock (which is equivalent to 60 ns) yields a 30 ns proces-
sor cycle (equivalent to 33 MHz). t
CK
values within the range of
0.5t
CKI
period should be substituted for all relevant timing pa-
rameters to obtain the specification value.
Example: t
CKH
= 0.5t
CK
– 7 ns = 0.5 (25 ns) – 7 ns = 8 ns
REV. D
–13–