欢迎访问ic37.com |
会员登录 免费注册
发布采购

ACT-F128K32N-090P3I 参数 Datasheet PDF下载

ACT-F128K32N-090P3I图片预览
型号: ACT-F128K32N-090P3I
PDF下载: 下载PDF文件 查看货源
内容描述: ACT- F128K32高速4兆位闪存多芯片模块 [ACT-F128K32 High Speed 4 Megabit FLASH Multichip Module]
分类和应用: 闪存
文件页数/大小: 20 页 / 203 K
品牌: AEROFLEX [ AEROFLEX CIRCUIT TECHNOLOGY ]
 浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第1页浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第2页浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第3页浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第4页浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第6页浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第7页浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第8页浏览型号ACT-F128K32N-090P3I的Datasheet PDF文件第9页  
current consumed is typically less than 400 µA; and a  
TTL standby mode (CE is held VIH) is approximately 1  
mA. In the standby mode the outputs are in a high  
impedance state, independent of the OE input.  
Device Operation  
The ACT-F128K32 MCM is composed of four, one  
megabit flash EEPROMs. The following description is for  
the individual flash EEPROM device, is applicable to  
each of the four memory chips inside the MCM. Chip 1 is  
distinguished by CE1 and I/O1-7, Chip 2 by CE2 and  
I/08-15, Chip 3 by CE3 and I/016-23, and Chip 4 by CE4 and  
I/024-31.  
If the device is deselected during erasure or  
programming, the device will draw active current until the  
operation is completed.  
WRITE  
Programming of the ACT-F128K32 is accomplished by  
executing the program command sequence.  
The  
Device erasure and programming are accomplished via  
the command register. The contents of the register serve  
as input to the internal state machine. The state machine  
outputs dictate the function of the device.  
program algorithm, which is an internal algorithm,  
automatically times the program pulse widths and verifies  
proper cell status. Sectors can be programed and  
verified in less than 0.3 second. Erase is accomplished  
by executing the erase command sequence. The erase  
algorithm, which is internal, automatically preprograms  
the array if it is not already programed before executing  
The command register itself does not occupy an  
addressable memory location. The register is a latch  
used to store the command, along with address and data  
information needed to execute the command. The  
command register is written by bringing WE to a logic low  
level (VIL), while CE is low and OE is at VIH. Addresses  
are latched on the falling edge of WE or CE, whichever  
happens later. Data is latched on the rising edge of the  
the erase operation.  
During erase, the device  
automatically times the erase pulse widths and verifies  
proper cell status. The entire memory is typically erased  
and verified in 3 seconds (if pre-programmed). The  
sector mode allows for 16K byte blocks of memory to be  
erased and reprogrammed without affecting other blocks.  
WE or CE whichever occurs first.  
Standard  
microprocessor write timings are used. Refer to AC  
Program Characteristics and Waveforms, Figures 3,  
8 and 13.  
Bus Operation  
READ  
Command Definitions  
The ACT-F128K32 has two control functions, both of  
which must be logically active, to obtain data at the  
outputs. Chip Enable (CE) is the power control and  
should be used for device selection. Output-Enable (OE)  
is the output control and should be used to gate data to  
the output pins of the chip selected. Figure 7 illustrates  
AC read timing waveforms.  
Device operations are selected by writing specific  
address and data sequences into the command register.  
Table 3 defines these register command sequences.  
READ/RESET COMMAND  
The read or reset operation is initiated by writing the  
read/reset command sequence into the command  
register. Microprocessor read cycles retrieve array data  
from the memory. The device remains enabled for reads  
until the command register contents are altered.  
OUTPUT DISABLE  
With Output-Enable at a logic high level (VIH), output from  
the device is disabled. Output pins are placed in a high  
impedance state.  
The device will automatically power-up in the read/reset  
state. In this case, a command sequence is not required  
to read data. Standard microprocessor read cycles will  
STANDBY MODE  
The ACT-F128K32 has two standby modes, a CMOS  
standby mode (CE input held at Vcc + 0.5V), where the  
retrieve array data.  
power-up in the read/reset state. In this case, a command  
sequence is not required to read data. Standard  
The device will automatically  
Microprocessor read cycles will retrieve array data. This  
Table 1 – Bus Operations  
Table 2 – Sector Addresses Table  
Operation  
READ  
CE OE WE A0 A1 A9  
I/O  
A16 A15 A14  
Address Range  
00000h – 03FFFh  
04000h – 07FFFh  
08000h – 0BFFFh  
0C000h – 0FFFFh  
10000h – 13FFFh  
14000h – 17FFFh  
18000h – 1BFFFh  
1C000h – 1FFFFh  
L
H
L
L
X
H
H
H
X
H
L
A0 A1 A9 DOUT  
SA0  
SA1  
SA2  
SA3  
SA4  
SA5  
SA6  
SA7  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
X
X
X
X
X
X
HIGH Z  
HIGH Z  
DIN  
STANDBY  
OUTPUT DISABLE  
WRITE  
L
A0 A1 A9  
ENABLE SECTOR  
PROTECT  
L
L
VID  
L
L
X
L
X
H
VID  
X
VERIFY SECTOR  
PROTECT  
H
VID Code  
5
Aeroflex Circuit Technology  
SCD1667 REV A 4/28/97 Plainview NY (516) 694-6700