欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S30F1508I6ES 参数 Datasheet PDF下载

EP1S30F1508I6ES图片预览
型号: EP1S30F1508I6ES
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix器件系列数据手册 [Stratix Device Family Data Sheet]
分类和应用: 现场可编程门阵列可编程逻辑LTE
文件页数/大小: 290 页 / 3583 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S30F1508I6ES的Datasheet PDF文件第142页浏览型号EP1S30F1508I6ES的Datasheet PDF文件第143页浏览型号EP1S30F1508I6ES的Datasheet PDF文件第144页浏览型号EP1S30F1508I6ES的Datasheet PDF文件第145页浏览型号EP1S30F1508I6ES的Datasheet PDF文件第147页浏览型号EP1S30F1508I6ES的Datasheet PDF文件第148页浏览型号EP1S30F1508I6ES的Datasheet PDF文件第149页浏览型号EP1S30F1508I6ES的Datasheet PDF文件第150页  
I/O Structure
Programmable Pull-Up Resistor
Each Stratix device I/O pin provides an optional programmable pull-up
resistor during user mode. If this feature is enabled for an I/O pin, the
pull-up resistor (typically 25 kΩ) weakly holds the output to the V
CCIO
level of the output pin’s bank.
shows which pin types support
the weak pull-up resistor feature.
Table 2–30. Programmable Weak Pull-Up Resistor Support
Pin Type
I/O pins
Programmable Weak Pull-Up Resistor
v
v
CLK[15..0]
FCLK
FPLL[7..10]CLK
Configuration pins
JTAG pins
Note to
(1)
TDO pins do not support programmable weak pull-up resistors.
v
Advanced I/O Standard Support
Stratix device IOEs support the following I/O standards:
LVTTL
LVCMOS
1.5 V
1.8 V
2.5 V
3.3-V PCI
3.3-V PCI-X 1.0
3.3-V AGP (1× and 2×)
LVDS
LVPECL
3.3-V PCML
HyperTransport
Differential HSTL (on input/output clocks only)
Differential SSTL (on output column clock pins only)
GTL/GTL+
1.5-V HSTL Class I and II
2–122
Stratix Device Handbook, Volume 1
Altera Corporation
July 2005