欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5460A-BS 参数 Datasheet PDF下载

CS5460A-BS图片预览
型号: CS5460A-BS
PDF下载: 下载PDF文件 查看货源
内容描述: 单相双向功率/电能IC [Single Phase Bi-Directional Power/Energy IC]
分类和应用:
文件页数/大小: 54 页 / 879 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS5460A-BS的Datasheet PDF文件第2页浏览型号CS5460A-BS的Datasheet PDF文件第3页浏览型号CS5460A-BS的Datasheet PDF文件第4页浏览型号CS5460A-BS的Datasheet PDF文件第5页浏览型号CS5460A-BS的Datasheet PDF文件第7页浏览型号CS5460A-BS的Datasheet PDF文件第8页浏览型号CS5460A-BS的Datasheet PDF文件第9页浏览型号CS5460A-BS的Datasheet PDF文件第10页  
CS5460A
ANALOG CHARACTERISTICS
(Continued)
Parameter
Symbol
Min
-2.4
OWR
FSCR
-
-
25
Typ
-
DCLK/1024
DCLK/8
-
1.0
-3 dB
I
A+
I
D+
(VD+ = 5 V)
I
D+
(VD+ = 3.3 V)
PSCA
PSCD
PSCD
PC
-
-
-
-
-
-
-
-
56
75
48
2.3
-
0.5
1.3
2.9
1.7
21
11.6
6.75
10
-
-
-
2.45
2.55
-
-
-
-
25
-
-
-
-
-
-
-
2.7
Max
+2.5
-
-
100
Unit
°
Sps
Sps
%F.S.
µs
Hz
mA
mA
mA
mW
mW
mW
µW
dB
dB
dB
V
V
Dynamic Characteristics
Phase Compensation Range
Input Sample Rate
Full Scale DC Calibration Range
Channel-to-Channel Time-Shift Error
(when PC[6:0] bits are set to “0000000”)
High Pass Filter Pole Frequency
(Voltage Channel, 60 Hz)
(Both Channels)
DCLK = MCLK/K
(Note 7)
High Rate Filter Output Word Rate
Power Supplies
Power Supply Currents (Active State)
Power Consumption
(Note 8)
Active State (VD+ = 5 V)
Active State (VD+ = 3.3 V)
Stand-By State
Sleep State
(50, 60 Hz)
(Gain = 10)
(Gain = 50)
(50, 60 Hz)
(Note 9)
(Note 10)
(Note 11)
Power Supply Rejection Ratio
for Current Channel
(Note 9)
Power Supply Rejection Ratio
for Voltage Channel
PFMON Power-Fail Detect Threshold
PFMON “Power-Restored” Detect Threshold
PSRR
PSRR
PSRR
PMLO
PMHI
Notes: 7. The minimum FSCR is limited by the maximum allowed gain register value.
8. All outputs unloaded. All inputs CMOS level.
9. Definition for PSRR: VREFIN tied to VREFOUT, VA+ = VD+ = 5 V, a 150 mV zero-to-peak sinewave
(frequency = 60 Hz) is imposed onto the +5 V supply voltage at VA+ and VD+ pins. The “+” and “-” input
pins of both input channels are shorted to VA-. Then the CS5460A is commanded to ’continuous
computation cycles’ data acquisition mode, and digital output data is collected for the channel under
test. The zero-peak value of the digital sinusoidal output signal is determined, and this value is
converted into the zero-peak value of the sinusoidal voltage that would need to be applied at the
channel’s inputs, in order to cause the same digital sinusoidal output. This voltage is then defined as
Veq. PSRR is then (in dB):
0.150V
-
PSRR = 20
log ------------------
V
eq
10. When voltage level on PFMON is sagging, and LSD bit is 0, the voltage at which LSD bit is set to 1.
11. Assuming that the LSD bit has been set to 1 (because PFMON voltage fell below PMLO), then if/when
the PFMON voltage starts to rise again, PMHI is the voltage level (on PFMON pin) at which the LSD bit
can be permanently reset back to 0 (without instantaneously changing back to 1). Attempts to reset the
LSD bit before this condition is true will not be successful. This condition indicates that power has been
restored. Typically, for a given sample, the PMHI voltage will be ~100 mV above the PMLO voltage.
6