欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS1553W-120 参数 Datasheet PDF下载

DS1553W-120图片预览
型号: DS1553W-120
PDF下载: 下载PDF文件 查看货源
内容描述: 64kB的,非易失,同比2000兼容时钟RAM [64kB, Nonvolatile, Year-2000-Compliant Timekeeping RAM]
分类和应用: 时钟
文件页数/大小: 19 页 / 435 K
品牌: DALLAS [ DALLAS SEMICONDUCTOR ]
 浏览型号DS1553W-120的Datasheet PDF文件第4页浏览型号DS1553W-120的Datasheet PDF文件第5页浏览型号DS1553W-120的Datasheet PDF文件第6页浏览型号DS1553W-120的Datasheet PDF文件第7页浏览型号DS1553W-120的Datasheet PDF文件第9页浏览型号DS1553W-120的Datasheet PDF文件第10页浏览型号DS1553W-120的Datasheet PDF文件第11页浏览型号DS1553W-120的Datasheet PDF文件第12页  
DS1553 64kB, Nonvolatile, Year-2000-Compliant Timekeeping RAM
Figure 4. Backup Mode Alarm Waveforms
USING THE WATCHDOG TIMER
The watchdog timer can be used to detect an out-of-control processor. The user programs the watchdog
timer by setting the desired amount of timeout into the 8-bit Watchdog register (Address 1FF7h). The five
Watchdog register bits BMB4–BMB0 store a binary multiplier and the two lower-order bits
RB1–RB0 select the resolution, where 00 = 1/16 second, 01 = 1/4 second, 10 = 1 second, and
11 = 4 seconds. The watchdog timeout value is then determined by the multiplication of the 5-bit
multiplier value with the 2-bit resolution value. (For example: writing 00001110 in the Watchdog register
= 3 x 1 second or 3 seconds.) If the processor does not reset the timer within the specified period, the
Watchdog Flag (WF) is set and a processor interrupt is generated and stays active until either the
Watchdog Flag (WF) is read or the Watchdog register (1FF7) is read or written.
The most significant bit of the Watchdog register is the Watchdog Steering Bit (WDS). When set to 0, the
watchdog activates the
IRQ
/FT output when the watchdog times out.
When WDS is set to 1, the watchdog outputs a negative pulse on the
RST
output for 40ms to 200ms. The
Watchdog register (1FF7) and the FT bit are reset to 0 at the end of a watchdog timeout when the WDS
bit is set to 1.
The watchdog timer resets when the processor performs a read or write of the Watchdog register. The
timeout period then starts over. Writing a value of 00h to the Watchdog register disables the watchdog
timer. The watchdog function is automatically disabled upon power-up and the Watchdog register is
cleared. If the watchdog function is set to output to the
IRQ
/FT output and the frequency test function is
activated, the watchdog function prevails and the frequency test function is denied.
POWER-ON DEFAULT STATES
Upon application of power to the device, the following register bits are set to 0:
WDS = 0, BMB0–BMB4 = 0, RB0–RB1 = 0, AE = 0, and ABE = 0.
8 of 19