欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM39LV80090H 参数 Datasheet PDF下载

EM39LV80090H图片预览
型号: EM39LV80090H
PDF下载: 下载PDF文件 查看货源
内容描述: 8M位( 512Kx16 )闪存 [8M Bits (512Kx16) Flash Memory]
分类和应用: 闪存
文件页数/大小: 25 页 / 295 K
品牌: EMC [ ELAN MICROELECTRONICS CORP ]
 浏览型号EM39LV80090H的Datasheet PDF文件第1页浏览型号EM39LV80090H的Datasheet PDF文件第2页浏览型号EM39LV80090H的Datasheet PDF文件第3页浏览型号EM39LV80090H的Datasheet PDF文件第4页浏览型号EM39LV80090H的Datasheet PDF文件第6页浏览型号EM39LV80090H的Datasheet PDF文件第7页浏览型号EM39LV80090H的Datasheet PDF文件第8页浏览型号EM39LV80090H的Datasheet PDF文件第9页  
EM39LV800
8M Bits (512Kx16) Flash Memory
SPECIFICATION
EM39LV800 Device Operation
Operation
Read
Program
Erase
Standby
Write Inhibit
Write Inhibit
Software Mode
Product
Identification
CE#
V
IL
V
IL
V
IL
V
IH
X
X
V
IL
OE#
V
IL
V
IH
V
IH
X
V
IL
X
V
IL
WE#
V
IH
V
IL
V
IL
X
X
V
IH
V
IH
DQ
D
OUT
D
IN
X
*
Address
A
IN
A
IN
Sector or Block address, XXH for
Chip-Erase
X
X
X
See Table 3
High Z
High Z/D
OUT
High Z/D
OUT
*
X can be V
IL
or V
IH
, but no other value.
Table 2:
EM39LV800 Device Operation
Write Command/Command Sequence
The EM39LV800 provides two software methods to detect the completion of a Program or
Erase cycle in order to optimize the system write cycle time. The software detection includes
two status bits: Data# Polling (DQ7) and Toggle Bit (DQ6). The End-of-Write detection mode
is enabled after the rising edge of WE#, which initiates the internal Program or Erase
operation. The actual completion of the write operation is asynchronous with the system;
therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion
of the write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid
data may appear to conflict with either DQ7 or DQ6. In order to prevent such spurious
rejection, when an erroneous result occurs, the software routine should include an additional
two times loop to read the accessed location. If both reads are valid, then the device has
completed the write cycle, otherwise the rejection is valid.
Chip Erase
The EM39LV800 provides Chip-Erase feature, which allows the entire memory array to be
erased to logic “1” state. The Chip-Erase operation is initiated by executing a six-byte
command sequence with Chip-Erase command (10H) at address 5555H in the last byte
sequence. The Erase operation begins with the rising edge of the sixth WE# or CE#,
whichever occurs first. During the Erase operation, the only valid reads are Toggle Bit and
Data# Polling. See Table 3 for the command sequence, Figure 6 for timing diagram, and
Figure 17 for the flowchart. Any commands issued during the Chip-Erase operation are
ignored.
This specification is subject to change without further notice. (04.09.2004 V1.0)
Page 5 of
25