欢迎访问ic37.com |
会员登录 免费注册
发布采购

EN25P10-50GC 参数 Datasheet PDF下载

EN25P10-50GC图片预览
型号: EN25P10-50GC
PDF下载: 下载PDF文件 查看货源
内容描述: 1 Mbit的统一部门,串行闪存 [1 Mbit Uniform Sector, Serial Flash Memory]
分类和应用: 闪存
文件页数/大小: 31 页 / 386 K
品牌: EON [ EON SILICON SOLUTION INC. ]
 浏览型号EN25P10-50GC的Datasheet PDF文件第8页浏览型号EN25P10-50GC的Datasheet PDF文件第9页浏览型号EN25P10-50GC的Datasheet PDF文件第10页浏览型号EN25P10-50GC的Datasheet PDF文件第11页浏览型号EN25P10-50GC的Datasheet PDF文件第13页浏览型号EN25P10-50GC的Datasheet PDF文件第14页浏览型号EN25P10-50GC的Datasheet PDF文件第15页浏览型号EN25P10-50GC的Datasheet PDF文件第16页  
EN25P10
Read Data Bytes (READ) (03h)
The device is first selected by driving Chip Select (CS#) Low. The instruction code for the Read Data
Bytes (READ) instruction is followed by a 3-byte address (A23-A0), each bit being latched-in during the
rising edge of Serial Clock (CLK). Then the memory contents, at that address, is shifted out on Serial Data
Output (DO), each bit being
shifted out, at a maximum frequency f
R
, during the falling edge of Serial Clock
(CLK).
The instruction sequence is shown in Figure 9.. The first byte addressed can be at any location. The
address is automatically incremented to the next higher address after each byte of data is shifted out. The
whole memory can, therefore, be read with a single Read Data Bytes (READ) instruction. When the
highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be
continued indefinitely.
The Read Data Bytes (READ) instruction is terminated by driving Chip Select (CS#) High. Chip Select
(CS#) can be driven High at any time during data output. Any Read Data Bytes (READ) instruction, while
an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is
in progress.
Read Data Bytes at Higher Speed (FAST_READ) (0Bh)
The device is first selected by driving Chip Select (CS#) Low. The instruction code for the Read Data
Bytes at Higher Speed (FAST_READ) instruction is followed by a 3-byte address (A23-A0) and a dummy
byte, each bit being latched-in during the rising edge of Serial Clock (CLK). Then the memory contents, at
that address, is shifted out on Serial Data Output (DO), each bit being shifted out, at a maximum
frequency F
R
, during the falling edge of Serial Clock (CLK).
The instruction sequence is shown in Figure 10.. The first byte addressed can be at any location. The
address is automatically incremented to the next higher address after each byte of data is shifted out. The
whole memory can, therefore, be read with a single Read Data Bytes at Higher Speed (FAST_READ)
instruction. When the highest address is reached, the address counter rolls over to 000000h, allowing the
read sequence to be continued indefinitely.
The Read Data Bytes at Higher Speed (FAST_READ) instruction is terminated by driving Chip Select
(CS#) High. Chip Select (CS#) can be driven High at any time during data output. Any Read Data Bytes at
Higher Speed (FAST_READ) instruction, while an Erase, Program or Write cycle is in progress, is
rejected without having any effects on the cycle that is in progress.
This Data Sheet may be revised by subsequent versions
or modifications due to changes in technical specifications.
12
©2004 Eon Silicon Solution, Inc., www.essi.com.tw
Rev. C, Issue Date: 2007/5/4