欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS4901BCNE3 参数 Datasheet PDF下载

GS4901BCNE3图片预览
型号: GS4901BCNE3
PDF下载: 下载PDF文件 查看货源
内容描述: SD时钟和定时发生器与同步锁相 [SD Clock and Timing Generator with GENLOCK]
分类和应用: 商用集成电路时钟
文件页数/大小: 95 页 / 1369 K
品牌: GENNUM [ GENNUM CORPORATION ]
 浏览型号GS4901BCNE3的Datasheet PDF文件第6页浏览型号GS4901BCNE3的Datasheet PDF文件第7页浏览型号GS4901BCNE3的Datasheet PDF文件第8页浏览型号GS4901BCNE3的Datasheet PDF文件第9页浏览型号GS4901BCNE3的Datasheet PDF文件第11页浏览型号GS4901BCNE3的Datasheet PDF文件第12页浏览型号GS4901BCNE3的Datasheet PDF文件第13页浏览型号GS4901BCNE3的Datasheet PDF文件第14页  
GS4901B/GS4900B Preliminary Data Sheet
1.3 Pin Descriptions
Table 1-1: Pin Descriptions
Pin
Number
1
Name
LOCK_LOST
Timing
Non
Synchronous
Type
Output
Description
STATUS SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
This pin will be HIGH if the output is not genlocked to the input.
The GS4901B/GS4900B monitors the output pixel/line counters, as well
as the internal lock status from the genlock block and asserts
LOCK_LOST HIGH if it is determined that the output is not genlocked to
the input. This pin will be LOW if the device successfully genlocks the
output clock and timing signals to the input reference.
If LOCK_LOST is LOW, the reference timing generator outputs will be
phase locked to the detected reference signal, producing an output in
accordance with the video standard selected by the VID_STD[5:0] pins.
2
REF_LOST
Non
Synchronous
Output
STATUS SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
This pin will be HIGH if:
• No input reference signal is applied to the device; or
• The input reference applied does not meet the minimum/maximum
timing requirements described in
This pin will be LOW otherwise.
If the reference signal is removed when the device is in Genlock mode,
REF_LOST will go HIGH and the GS4901B/GS4900B will enter Freeze
mode (see
3
4
5
VID_PLL_VDD
VID_PLL_GND
XTAL_VDD
Power
Supply
Power
Supply
Power
Supply
Most positive power supply connection for the video clock synthesis
internal block. Connect to +1.8V DC.
Ground connection for the video clock synthesis internal block. Connect
to GND.
Most positive power supply connection for the crystal buffer. Connect to
either +1.8V DC or +3.3V DC.
NOTE: Connect to +3.3V for minimum output PCLK jitter.
6
X1
Non
Synchronous
Input
ANALOG SIGNAL INPUT
Connect to a 27MHz crystal or a 27MHz external clock source. See
7
X2
Non
Synchronous
Output
ANALOG SIGNAL OUTPUT
Connect to a 27MHz crystal, or leave this pin open circuit if an external
clock source is applied to pin 6. See
8
9
XTAL_GND
CORE_GND
Power
Supply
Power
Supply
Ground connection for the crystal buffer. Connect to GND.
Ground connection for core and I/O. Solder to the ground plane of the
application board.
NOTE: The CORE_GND pin should be soldered to the same main
ground plane as the exposed ground pad on the bottom of the device.
10
11, 20, 63
ANALOG_VDD
NC
Power
Supply
Most positive power supply connection for the analog input block.
Connect to +1.8V DC.
Do not connect.
37703 - 0
April 2006
10 of 95