欢迎访问ic37.com |
会员登录 免费注册
发布采购

HY57V643220DT-7 参数 Datasheet PDF下载

HY57V643220DT-7图片预览
型号: HY57V643220DT-7
PDF下载: 下载PDF文件 查看货源
内容描述: 4Banks X 512K X 32位同步DRAM [4Banks x 512K x 32bits Synchronous DRAM]
分类和应用: 存储内存集成电路光电二极管动态存储器时钟
文件页数/大小: 13 页 / 219 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号HY57V643220DT-7的Datasheet PDF文件第1页浏览型号HY57V643220DT-7的Datasheet PDF文件第2页浏览型号HY57V643220DT-7的Datasheet PDF文件第3页浏览型号HY57V643220DT-7的Datasheet PDF文件第5页浏览型号HY57V643220DT-7的Datasheet PDF文件第6页浏览型号HY57V643220DT-7的Datasheet PDF文件第7页浏览型号HY57V643220DT-7的Datasheet PDF文件第8页浏览型号HY57V643220DT-7的Datasheet PDF文件第9页  
HY57V643220D(L/S)T(P) Series
4Banks x 512K x 32bits Synchronous DRAM
Pin FUNCTION DESCRIPTIONS
Pin
CLK
CKE
CS
BA0, BA1
A0 ~ A10
Clock
Clock Enable
Chip Select
Bank Address
Address
Row Address Strobe,
Column Address Strobe,
Write Enable
Data Input/Output Mask
Data Input/Output
Power Supply/Ground
Data Output Power/
Ground
No Connection
Pin Name
DESCRIPTION
The system clock input. All other inputs are registered to the
SDRAM on the rising edge of CLK.
Controls internal clock signal and when deactivated, the SDRAM will
be one of the states among power down, suspend or self refresh
Enables or disables all inputs except CLK, CKE and DQM
Selects bank to be activated during RAS activity
Selects bank to be read/written during CAS activity
Row Address : RA0 ~ RA10, Column Address : CA0 ~ CA7
Auto-precharge flag : A10
RAS, CAS and WE define the operation
Refer function truth table for details
Controls output buffers in read mode and masks input data in write
mode
Multiplexed data input / output pin
Power supply for internal circuits and input buffers
Power supply for output buffers
No connection
RAS, CAS, WE
DQM0~3
DQ0 ~ DQ31
VDD/VSS
VDDQ/VSSQ
NC
Rev. 0.3 / Sep. 2004
4