欢迎访问ic37.com |
会员登录 免费注册
发布采购

ISPLSI1032-80LT 参数 Datasheet PDF下载

ISPLSI1032-80LT图片预览
型号: ISPLSI1032-80LT
PDF下载: 下载PDF文件 查看货源
内容描述: 高密度可编程逻辑 [High-Density Programmable Logic]
分类和应用: 可编程逻辑
文件页数/大小: 19 页 / 259 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号ISPLSI1032-80LT的Datasheet PDF文件第4页浏览型号ISPLSI1032-80LT的Datasheet PDF文件第5页浏览型号ISPLSI1032-80LT的Datasheet PDF文件第6页浏览型号ISPLSI1032-80LT的Datasheet PDF文件第7页浏览型号ISPLSI1032-80LT的Datasheet PDF文件第9页浏览型号ISPLSI1032-80LT的Datasheet PDF文件第10页浏览型号ISPLSI1032-80LT的Datasheet PDF文件第11页浏览型号ISPLSI1032-80LT的Datasheet PDF文件第12页  
Specifications
ispLSI and pLSI 1032
ispLSI and pLSI 1032 Timing Model
I/O Cell
GRP
Feedback
Ded. In
GLB
ORP
I/O Cell
#26
I/O Reg Bypass
#20
Input
D Register Q
RST
#21 - 25
GRP 4
#28
GRP
Loading
Delay
#27, 29,
30, 31, 32
4 PT Bypass
#33
20 PT
XOR Delays
#34, 35, 36
#55
D
RST
#38, 39,
40, 41
GLB Reg Bypass
#37
GLB Reg
Delay
Q
ORP Bypass
#46
ORP
Delay
#45
#47
I/O Pin
(Output)
#48, 49
I/O Pin
(Input)
#55
Reset
Clock
Distribution
Y1,2,3
#51, 52,
53, 54
#50
Control RE
PTs
OE
#42, 43, CK
44
Y0
Derivations of
t
su,
t
h and
t
co from the Product Term Clock
1
t
su
= Logic + Reg su - Clock (min)
=
(t
iobp +
t
grp4 +
t
20ptxor
)
+
(t
gsu
) - (t
iobp +
t
grp4 +
t
ptck(min)
)
=
(
#20 + #28 + #35
)
+
(
#38
) - (
#20 + #28 + #44
)
5.5 ns = (2.0 + 2.0 + 8.0) + (1.0) - (2.0 + 2.0 + 3.5)
= Clock (max) + Reg h - Logic
=
(t
iobp +
t
grp4 +
t
ptck(max)
)
+
(t
gh
) - (t
iobp +
t
grp4 +
t
20ptxor
)
=
(
#20 + #28 + #44
)
+
(
#39
) - (
#20 + #28 + #35
)
4.0 ns = (2.0 + 2.0 + 7.5) + (4.5) - (2.0 + 2.0 + 8.0)
t
h
t
co
= Clock (max) + Reg co + Output
=
(t
iobp +
t
grp4 +
t
ptck(max)
)
+
(t
gco
)
+
(t
orp +
t
ob
)
=
(
#20 + #28 + #44
)
+
(
#40
)
+
(
#45 + #47
)
19.0 ns = (2.0+ 2.0 +7.5) + (2.0) + (2.5 + 3.0)
Derivations of
t
su,
t
h and
t
co from the Clock GLB
1
t
su
= Logic + Reg su - Clock (min)
=
(t
iobp +
t
grp4 +
t
20ptxor
)
+
(t
gsu
) - (t
gy0(min) +
t
gco +
t
gcp(min)
)
=
(
#20 + #28 + #35
)
+
(
#38
) - (
#50 + #40 + #52
)
5.5 ns = (2.0 + 2.0 + 8.0) + (1.0) - (4.5 + 2.0 + 1.0)
= Clock (max) + Reg h - Logic
=
(t
gy0(max) +
t
gco +
t
gcp(max)
)
+
(t
gh
) - (t
iobp +
t
grp4 +
t
20ptxor
)
=
(
#50 + #40 + #52
)
+
(
#39
) - (
#20 + #28 + #35
)
4.0 ns = (4.5 + 2.0 + 5.0) + (4.5) - (2.0 + 2.0 + 8.0)
t
h
t
co
= Clock (max) + Reg co + Output
=
(t
gy0(max) +
t
gco +
t
gcp(max)
)
+
(t
gco
)
+
(t
orp +
t
ob
)
=
(
#50 + #40 + #52
)
+
(
#40
)
+
(
#45 + #47
)
19.0 ns = (4.5 + 2.0 + 5.0) + (2.0) + (2.5 + 3.0)
1. Calculations are based upon timing specifications for the ispLSI and pLSI 1032-80.
8
1996 ISP Encyclopedia