欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT90210AL 参数 Datasheet PDF下载

MT90210AL图片预览
型号: MT90210AL
PDF下载: 下载PDF文件 查看货源
内容描述: 多速率并行接入电路 [Multi-Rate Parallel Access Circuit]
分类和应用: 电信集成电路
文件页数/大小: 27 页 / 136 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT90210AL的Datasheet PDF文件第8页浏览型号MT90210AL的Datasheet PDF文件第9页浏览型号MT90210AL的Datasheet PDF文件第10页浏览型号MT90210AL的Datasheet PDF文件第11页浏览型号MT90210AL的Datasheet PDF文件第13页浏览型号MT90210AL的Datasheet PDF文件第14页浏览型号MT90210AL的Datasheet PDF文件第15页浏览型号MT90210AL的Datasheet PDF文件第16页  
MT90210
Preliminary Information
PLLAGND
MT90210
C1
LP1
C2
R2
R1
LP2
R1= 3kΩ
R2= 100Ω + 5%
C1= 10nF + 5%
C2= 20pF
Figure 10 - Analog PLL Low Pass Filter Circuit
PLL Considerations
+5V
The MT90210 device contains an analog Phase-
Locked Loop (PLL) which is used to create a higher
speed clock for parallel port operation from the input
SCLK. This analog PLL requires a loop filter circuit to
be connected to the LP1 and LP2 pins, as shown in
Figure 10. Additionally, the following design
considerations are recommended for the PLL
circuitry:
Phase tolerance and jitter are independent of
the PLL frequency.
Jitter is affected by the noise on the PLLVDD
and PLLVSS pins. It will increase if the noise
level increases and is recommended to be kept
less than 10 MHz on PLLVDD.
Use of a C2 capacitor of 15-25pF (+10%) is
recommended to reduce jitter.
The components should be connected within
one inch (1") of the package.
Use a wide PCB trace for PLLVDD and PLLVSS
separate from the device VDD/VSS
connections.
In some setups, an RC network (Figure 11)
between PLLVDD and PLLVSS supplies helps
to reduce jitter.
MT90210
100Ω
PLLVDD
1.0nF
PLLVSS
Figure 11 - PLLVDD/PLLVSS RC Circuit
2-156