欢迎访问ic37.com |
会员登录 免费注册
发布采购

SYS84000RKXLI-10 参数 Datasheet PDF下载

SYS84000RKXLI-10图片预览
型号: SYS84000RKXLI-10
PDF下载: 下载PDF文件 查看货源
内容描述: 4M ×8 SRAM模块 [4M x 8 SRAM MODULE]
分类和应用: 存储内存集成电路静态存储器
文件页数/大小: 7 页 / 85 K
品牌: MOSAIC [ MOSAIC ]
 浏览型号SYS84000RKXLI-10的Datasheet PDF文件第1页浏览型号SYS84000RKXLI-10的Datasheet PDF文件第2页浏览型号SYS84000RKXLI-10的Datasheet PDF文件第3页浏览型号SYS84000RKXLI-10的Datasheet PDF文件第4页浏览型号SYS84000RKXLI-10的Datasheet PDF文件第5页浏览型号SYS84000RKXLI-10的Datasheet PDF文件第7页  
ISSUE 1.7 April 2001  
SYS84000RKX-85/10/12  
Write Cycle No.2 Timing Waveform (1,5)  
tWC  
Address  
tAS(6)  
tWR(7)  
tCW  
CS  
tAW  
tWP(2)  
WE  
tOH  
Don't  
Care  
tWHZ(3,9)  
tOW  
(4)  
(8)  
High-Z  
Dout  
Din  
tDH  
tDW  
High-Z  
Data Valid  
AC Write Characteristics Notes  
(1) All write cycle timing is referenced from the last valid address to the first transition address.  
(2) All writes occur during the overlap of CS and WE low.  
(3) If OE, CS, and WE are in the Read mode during this period, the I/O pins are low impedance state.  
Inputs of opposite phase to the output must not be applied because bus contention can occur.  
(4) Dout is the Read data of the new address.  
(5) OE is continuously low.  
(6) Address is valid prior to or coincident with CS and WE low, too avoid inadvertant writes.  
(7) CS or WE must be high during address transitions.  
(8) When CS is low : I/O pins are in the output state. Input signals of opposite phase leading to the  
output should not be applied.  
(9) Defined as the time at which the outputs achieve open circuit conditions and are not referenced to  
output voltage levels. These parameters are sampled and not 100% tested.  
Data Retention Waveform  
DATA RETENTION MODE  
Vcc  
4.5V  
4.5V  
2.2V  
tCDR  
tR  
2.2V  
VDR  
CS > Vcc -0.2V  
CS  
0V  
6