5041 series
PAD LAYOUT
(Unit:
µ
m)
(420,345)
VSS
Y INHN
5
6
1
(−420,−345)
XT
X
(0,0)
2
XTN
4
3
Q
VDD
Chip size: 0.84mm
×
0.69mm
Chip thickness: 130
µ
m
±
15
µ
m
Pad size: 80
µ
m
×
80
µ
m
Chip base: V
SS
level
PAD DIMENSIONS
Pad No.
1
2
3
4
5
6
Pin
XT
XTN
VDD
Q
VSS
INHN
I/O
I
O
–
O
–
I
PIN DESCRIPTION
Pad dimensions [µm]
Name
Amplifier input
Amplifier output
(+) supply voltage
Output
(–) ground
Output state control input
Description
X
Crystal connection pins.
Crystal is connected between XT and XTN.
–
Output frequency determined by internal circuit
to one of f
O
, f
O
/2, f
O
/4, f
O
/8, f
O
/16, f
O
/32.
High impedance in standby mode
–
High impedance when LOW (oscillator stops).
Power-saving pull-up resistor built-in.
–225.2
225.2
328.5
328.5
–328.5
–328.5
Y
–253.5
–253.5
–5.0
223.8
223.8
–5.0
BLOCK DIAGRAM
XT
R
V
R
F
R
V
Regulator
*2
1
N
*1
Oscillation
Detection
XTN
VDD
Q
INHN
Temperature
Compensation
VSS
Control Register
FO, TO, RTG, TLO, TLG,
THO, THG
*1. N = 1, 2, 4, 8, 16, 32 (mask option)
*2. 5041A
××
version only
SEIKO NPC CORPORATION—3