欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P05-AVMP6G 参数 Datasheet PDF下载

M25P05-AVMP6G图片预览
型号: M25P05-AVMP6G
PDF下载: 下载PDF文件 查看货源
内容描述: 512 - Kbit的串行闪存, 50MHz的SPI总线接口 [512-Kbit, serial flash memory, 50 MHz SPI bus interface]
分类和应用: 闪存存储
文件页数/大小: 52 页 / 1092 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P05-AVMP6G的Datasheet PDF文件第26页浏览型号M25P05-AVMP6G的Datasheet PDF文件第27页浏览型号M25P05-AVMP6G的Datasheet PDF文件第28页浏览型号M25P05-AVMP6G的Datasheet PDF文件第29页浏览型号M25P05-AVMP6G的Datasheet PDF文件第31页浏览型号M25P05-AVMP6G的Datasheet PDF文件第32页浏览型号M25P05-AVMP6G的Datasheet PDF文件第33页浏览型号M25P05-AVMP6G的Datasheet PDF文件第34页  
Instructions
M25P05-A
6.9
Sector erase (SE)
The sector erase (SE) instruction sets to ‘1’ (FFh) all bits inside the chosen sector. Before it
can be accepted, a write enable (WREN) instruction must previously have been executed.
After the write enable (WREN) instruction has been decoded, the device sets the write
enable latch (WEL).
The sector erase (SE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code, and three address bytes on Serial Data input (D). Any address inside the
sector (see
is a valid address for the sector erase (SE) instruction. Chip Select (S)
must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the sector erase (SE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed sector erase cycle (whose duration is t
SE
) is
initiated. While the sector erase cycle is in progress, the status register may be read to
check the value of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during
the self-timed sector erase cycle, and is 0 when it is completed. At some unspecified time
before the cycle is completed, the write enable latch (WEL) bit is reset.
A sector erase (SE) instruction applied to a page which is protected by the block protect
(BP1, BP0) bits (see
and
is not executed.
Figure 15. Sector erase (SE) instruction sequence
S
0
C
Instruction
24-bit address
1
2
3
4
5
6
7
8
9
29 30 31
D
23 22
MSB
2
1
0
AI03751D
1. Address bits A23 to A16 must be set to 00h.
30/52