欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P16-VMF6TP 参数 Datasheet PDF下载

M25P16-VMF6TP图片预览
型号: M25P16-VMF6TP
PDF下载: 下载PDF文件 查看货源
内容描述: 16兆位串行闪存, 75 MHz的SPI总线接口 [16 Mbit, serial Flash memory, 75 MHz SPI bus interface]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 55 页 / 1057 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P16-VMF6TP的Datasheet PDF文件第21页浏览型号M25P16-VMF6TP的Datasheet PDF文件第22页浏览型号M25P16-VMF6TP的Datasheet PDF文件第23页浏览型号M25P16-VMF6TP的Datasheet PDF文件第24页浏览型号M25P16-VMF6TP的Datasheet PDF文件第26页浏览型号M25P16-VMF6TP的Datasheet PDF文件第27页浏览型号M25P16-VMF6TP的Datasheet PDF文件第28页浏览型号M25P16-VMF6TP的Datasheet PDF文件第29页  
M25P16
Table 7.
Protection modes
Mode
Write Protection of the
Status Register
Instructions
W
SRWD
signal
bit
1
0
1
0
0
1
Memory content
Protected area
(1)
Unprotected area
(1)
Status Register is writable
Software (if the WREN instruction
Protected has set the WEL bit)
mode
The values in the SRWD,
(SPM) BP2, BP1 and BP0 bits
can be changed
Status Register is
Hardware Hardware write protected
Protected
The values in the SRWD,
mode
(HPM) BP2, BP1 and BP0 bits
cannot be changed
Protected against
Page Program,
Sector Erase and
Bulk Erase
Ready to accept
Page Program and
Sector Erase
instructions
0
1
Protected against
Page Program,
Sector Erase and
Bulk Erase
Ready to accept
Page Program and
Sector Erase
instructions
1. As defined by the values in the Block Protect (BP2, BP1, BP0) bits of the Status Register, as shown in
The protection features of the device are summarized in
When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial
delivery state), it is possible to write to the Status Register provided that the Write Enable
Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction, regardless
of the whether Write Protect (W) is driven High or Low.
When the Status Register Write Disable (SRWD) bit of the Status Register is set to ‘1’, two
cases need to be considered, depending on the state of Write Protect (W):
If Write Protect (W) is driven High, it is possible to write to the Status Register provided
that the Write Enable Latch (WEL) bit has previously been set by a Write Enable
(WREN) instruction
If Write Protect (W) is driven Low, it is not possible to write to the Status Register even
if the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN)
instruction (attempts to write to the Status Register are rejected, and are not accepted
for execution). As a consequence, all the data bytes in the memory area that are
software protected (SPM) by the Block Protect (BP2, BP1, BP0) bits of the Status
Register, are also hardware protected against data modification.
Regardless of the order of the two events, the Hardware Protected mode (HPM) can be
entered:
by setting the Status Register Write Disable (SRWD) bit after driving Write Protect (W)
Low
or by driving Write Protect (W) Low after setting the Status Register Write Disable
(SRWD) bit.
The only way to exit the Hardware Protected mode (HPM) once entered is to pull Write
Protect (W) High.
If Write Protect (W) is permanently tied High, the Hardware Protected mode (HPM) can
never be activated, and only the Software Protected mode (SPM), using the Block Protect
(BP2, BP1, BP0) bits of the Status Register, can be used.
25/55