欢迎访问ic37.com |
会员登录 免费注册
发布采购

M58LT256JST8ZA6 参数 Datasheet PDF下载

M58LT256JST8ZA6图片预览
型号: M58LT256JST8ZA6
PDF下载: 下载PDF文件 查看货源
内容描述: 256兆位( Mb的16 】 16 ,多银行,多层次,突发) 1.8 V电源供电,安全闪存 [256 Mbit (16 Mb 】 16, multiple bank, multilevel, burst) 1.8 V supply, secure Flash memories]
分类和应用: 闪存存储内存集成电路
文件页数/大小: 108 页 / 1965 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M58LT256JST8ZA6的Datasheet PDF文件第36页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第37页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第38页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第39页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第41页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第42页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第43页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第44页  
Configuration Register
M58LT256JST, M58LT256JSB
6.7
Valid clock edge bit (CR6)
The valid clock edge bit, CR6, configures the active edge of the Clock, K, during
synchronous read operations. When the valid clock edge bit is Low (set to ’0’) the falling
edge of the Clock is the active edge. When the valid clock edge bit is High (set to ’1’) the
rising edge of the Clock is the active edge.
6.8
Wrap burst bit (CR3)
The wrap burst bit, CR3, selects between wrap and no wrap. Synchronous burst reads can
be confined inside the 4 or 8-word boundary (wrap) or overcome the boundary (no wrap).
When the wrap burst bit is Low (set to ‘0’), the burst read wraps. When it is High (set to ‘1’)
the burst read does not wrap.
6.9
Burst length bits (CR2-CR0)
The burst length bits sets the number of words to be output during a synchronous burst read
operation as result of a single address latch cycle.
They can be set for 4 words, 8 words, 16 words or continuous burst, where all the words are
read sequentially. In continuous burst mode the burst sequence can cross bank boundaries.
In continuous burst mode, in 4, 8 or 16-word no-wrap, depending on the starting address,
the device asserts the WAIT signal to indicate that a delay is necessary before the data is
output.
If the starting address is aligned to an 8-word boundary, no WAIT state is needed and the
WAIT output is not asserted. If the starting address is not aligned to an 8-word boundary,
WAIT becomes asserted when the burst sequence crosses the first 8-word boundary to
indicate that the device needs an internal delay to read the successive words in the array.
WAIT is asserted only once during a continuous burst access. See also
CR14, CR5
and
CR4
are reserved for future use.
40/108