欢迎访问ic37.com |
会员登录 免费注册
发布采购

M58LT256JST8ZA6 参数 Datasheet PDF下载

M58LT256JST8ZA6图片预览
型号: M58LT256JST8ZA6
PDF下载: 下载PDF文件 查看货源
内容描述: 256兆位( Mb的16 】 16 ,多银行,多层次,突发) 1.8 V电源供电,安全闪存 [256 Mbit (16 Mb 】 16, multiple bank, multilevel, burst) 1.8 V supply, secure Flash memories]
分类和应用: 闪存存储内存集成电路
文件页数/大小: 108 页 / 1965 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M58LT256JST8ZA6的Datasheet PDF文件第34页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第35页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第36页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第37页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第39页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第40页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第41页浏览型号M58LT256JST8ZA6的Datasheet PDF文件第42页  
Configuration Register
M58LT256JST, M58LT256JSB
6
Configuration Register
The Configuration Register configures the type of bus access that the memory performs.
Refer to
for details on read operations.
The Configuration Register is set through the command interface using the Set
Configuration Register command. After a reset or power-up the device is configured for
asynchronous read (CR15 = 1). The Configuration Register bits are described in
The bits specify the selection of the burst length, burst type, burst X latency and the read
operation. Refer to Figures
and
6
for examples of synchronous burst configurations.
6.1
Read select bit (CR15)
The read select bit, CR15, switches between asynchronous and synchronous read
operations.
When the read select bit is set to ’1’, read operations are asynchronous. When the read
select bit is set to ’0’, read operations are synchronous.
Synchronous burst read is supported in both parameter and main blocks and can be
performed across banks.
On reset or power-up the read select bit is set to ’1’ for asynchronous access.
6.2
X latency bits (CR13-CR11)
The X latency bits are used during synchronous read operations to set the number of clock
cycles between the address being latched and the first data becoming available. Refer to
For correct operation the X latency bits can only assume the values in
shows how to set the X latency parameter, taking into account the speed class of
the device and the frequency used to read the Flash memory in synchronous mode.
Table 10.
X latency settings
fmax
30 MHz
40 MHz
52 MHz
t
K
min
33 ns
25 ns
19 ns
X latency min
3
4
5
38/108