欢迎访问ic37.com |
会员登录 免费注册
发布采购

PL613-05-XXXSCR 参数 Datasheet PDF下载

PL613-05-XXXSCR图片预览
型号: PL613-05-XXXSCR
PDF下载: 下载PDF文件 查看货源
内容描述: 1.8V - 3.3V PicoTreoTM , 3 -PLL , 200MHz的,5个输出时钟IC [1.8V-3.3V PicoTreoTM, 3-PLL, 200MHz, 5 Output Clock IC]
分类和应用: 时钟
文件页数/大小: 9 页 / 455 K
品牌: PLL [ PHASELINK CORPORATION ]
 浏览型号PL613-05-XXXSCR的Datasheet PDF文件第1页浏览型号PL613-05-XXXSCR的Datasheet PDF文件第2页浏览型号PL613-05-XXXSCR的Datasheet PDF文件第4页浏览型号PL613-05-XXXSCR的Datasheet PDF文件第5页浏览型号PL613-05-XXXSCR的Datasheet PDF文件第6页浏览型号PL613-05-XXXSCR的Datasheet PDF文件第7页浏览型号PL613-05-XXXSCR的Datasheet PDF文件第8页浏览型号PL613-05-XXXSCR的Datasheet PDF文件第9页  
(Preliminary)
1.8V-3.3V PicoTreo
TM
, 3-PLL, 200MHz, 5 Output Clock IC
FUNCTIONAL DESCRIPTION
The PL613-05 is a highly featured, very flexible, advanced triple PLL design for high performance, low-power
applications. The device accepts a low-cost fundamental crystal input of 10MHz to 50MHz or a reference clock
input of 1MHz to 200MHz and is capable of producing 3 (SOP-8L) or 5 (MSOP-10L) distinct output frequencies up
to 200MHz. All 3-PLLs are fully programmable, with a total of four, 5-bit Post VCO, Odd/Even (patent pending) ‘P-
counter’ dividers with additional 1, 2, 4 or 8 ‘Post P-counter’ dividers to allow generating the most demanding
frequencies easily. The outputs can be programmed to deliver the generated frequencies from the PLLs, or the
reference input. Each bidirectional feature pin (I/O) on the PL613-05 incorporates a 60KΩ pull up resistor (10MΩ
for PDB function) and can be configured to perform various functions. Usage of various design features of these
products is mentioned in the following paragraphs.
PLL Programming
The three PLLs in PL613-05 are fully programmable.
Each PLL is equipped with an 8-bit input frequency
divider (R-Counter) and an 11-bit VCO frequency
feedback loop (M-Counter) divider. The three PLL
outputs are transferred to four 5-bit post VCO,
Odd/Even (patent pending) dividers (P-Counter), as
shown in the above diagrams. In addition, there are
three optional (÷1, ÷2, ÷4 or ÷8) post P-Counter
dividers, that can further divide the VCO frequencies.
In general, the PLL output frequency is determined by
the following formula
F
OUT
= (F
REF
*M) / (R*P)
For output calculations, please note that ‘P’ includes
the ‘P’ counter bits plus the additional optional (÷1,
÷2, ÷4 or ÷8) dividers, if used.
CLKx (Clock Outputs)
There are a maximum of 3 (SOP-8L) or 5 (MSOP-10L)
outputs available on the PL613-05. Clock output
frequencies can be configured as follows:
CLK[0]
F
VCO2
/ P
CLK[1,2]
F
VCOx
/ (P*(1,2,4,8)) or F
REF
/ (P*(1,2,4,8))
CLK[3]
F
VCO2
/ (P*(1,2,4,8)) or F
REF
/ (P*(1,2,4,8))
CLK[4]
F
VCO3
/ P or F
REF
/ P
Each output can be programmed with a 4mA, 8mA, or
16mA drive strength. The maximum output frequency
is 200MHz @ 3.3V, 166MHz @ 2.5V or 133MHz @
1.8V.
OEM (Master Output Enable)
One pin can be configured to be a single Master OE
(OEM) input pin that controls all the outputs of the
PL613-05. In addition the state of the disabled
outputs can be programmed to float (Hi Z) or Active
‘0’. The OEM pin incorporates a 60kΩ
pull up
resistor for normal operating condition. The logic for
OEM is shown below:
OEM
OE Type
Osc PLL
Output
Pin
(Programmable)
0 (Default)
On
On
Hi Z
0
1
On
On
Active ‘0’
1
Normal Operation (Default)
Note: Typical enable time is 10ns.
Power-Down Control (PDB)
When activated, PDB ‘Disables all the PLLs, the
oscillator circuitry, counters, and all other active
circuitry. PDB activation disables all outputs and the
IC consumes <10µA of power. The PDB input
incorporates a 10MΩ pull up resistor for normal
operating condition.
The PDB feature can be programmed to allow the
output to float (Hi Z), or to operate in the ‘Active low’
mode. The logic for PDB is shown below:
PDB
PDB Type
Osc
PLL
Output
Pin
Program
0
0 (Default)
Off
Off
Hi Z
1
1
Off
Off
Active ‘0’
Normal Operation (Default)
Note: Typical enable time is <2ms.
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 7/2/07 Page 3