欢迎访问ic37.com |
会员登录 免费注册
发布采购

PLL103-02XC 参数 Datasheet PDF下载

PLL103-02XC图片预览
型号: PLL103-02XC
PDF下载: 下载PDF文件 查看货源
内容描述: DDR SDRAM缓存的台式机有4个DDR DIMM内存 [DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS]
分类和应用: 动态存储器双倍数据速率PC
文件页数/大小: 7 页 / 144 K
品牌: PLL [ PHASELINK CORPORATION ]
 浏览型号PLL103-02XC的Datasheet PDF文件第1页浏览型号PLL103-02XC的Datasheet PDF文件第2页浏览型号PLL103-02XC的Datasheet PDF文件第4页浏览型号PLL103-02XC的Datasheet PDF文件第5页浏览型号PLL103-02XC的Datasheet PDF文件第6页浏览型号PLL103-02XC的Datasheet PDF文件第7页  
PLL103-02 Rev.D
DDR SDRAM Buffer for Desktop PCs with 4 DDR DIMMS
I2C BUS CONFIGURATION SETTING
Address Assignment
Slave
Receiver/Transmitter
Data Transfer Rate
A6
1
A5
1
A4
0
A3
1
A2
0
A1
0
A0
1
R/W
_
Provides both slave write and readback functionality
Standard mode at 100kbits/s
This serial protocol is designed to allow both blocks write and read from the controller. The
bytes must be accessed in sequential order from lowest to highest byte. Each byte transferred
must be followed by 1 acknowledge bit. A byte transferred without acknowledged bit will
terminate the transfer. The write or read block both begins with the master sending a slave
address and a write condition (0xD2) or a read condition (0xD3).
Following the acknowledge of this address byte, in
Write Mode:
the
Command Byte
and
Byte
Count Byte must be sent by the master
but ignored by the slave, in
Read Mode:
the
Byte
Count Byte
will be
read by the master
then all other
Data Byte. Byte Count Byte
default at
power-up is = (0x09).
Data Protocol
I2C CONTROL REGISTERS
1. BYTE 6: Outputs Register
(1=Enable, 0=Disable)
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Pin#
48
-
-
-
45, 44
43, 42
39, 38
34, 33
Default
1
0
0
0
1
1
1
1
Description
Reserved
Reserved
Enhanced DDR Drive. 1 = Enhanced 25%
Reserved
DDR11T, DDR11C
DDR10T, DDR10C
DDR9T, DDR9C
DDR8T, DDR8C
47745 Fremont Blvd., Fremont, California 94538 TEL (510) 492-0990 FAX (510) 492-0991
Rev 01/11/01 Page 3