欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4D261638E-TC50 参数 Datasheet PDF下载

K4D261638E-TC50图片预览
型号: K4D261638E-TC50
PDF下载: 下载PDF文件 查看货源
内容描述: 2米x 16Bit的×4银行双数据速率同步DRAM [2M x 16Bit x 4 Banks Double Data Rate Synchronous DRAM]
分类和应用: 动态存储器
文件页数/大小: 16 页 / 216 K
品牌: SAMSUNG [ SAMSUNG SEMICONDUCTOR ]
 浏览型号K4D261638E-TC50的Datasheet PDF文件第1页浏览型号K4D261638E-TC50的Datasheet PDF文件第2页浏览型号K4D261638E-TC50的Datasheet PDF文件第4页浏览型号K4D261638E-TC50的Datasheet PDF文件第5页浏览型号K4D261638E-TC50的Datasheet PDF文件第6页浏览型号K4D261638E-TC50的Datasheet PDF文件第7页浏览型号K4D261638E-TC50的Datasheet PDF文件第8页浏览型号K4D261638E-TC50的Datasheet PDF文件第9页  
K4D261638E
2M x 16Bit x 4 Banks Double Data Rate Synchronous DRAM
with Bi-directional Data Strobe and DLL
FEATURES
• 2.5V + 5% power supply for device operation
• 2.5V + 5% power supply for I/O interface
• SSTL_2 compatible inputs/outputs
• 4 banks operation
• MRS cycle with address key programs
-. Read latency 3, 4 (clock)
-. Burst length (2, 4 and 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive
going edge of the system clock
• Differential clock input
• No Wrtie-Interrupted by Read Function
• 2 DQS’s ( 1DQS / Byte )
128M DDR SDRAM
• Data I/O transactions on both edges of Data strobe
• DLL aligns DQ and DQS transitions with Clock transition
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• DM for write masking only
• Auto & Self refresh
• 32ms refresh period (4K cycle)
• 66pin TSOP-II
• Maximum clock frequency up to 350MHz
• Maximum data rate up to 700Mbps/pin
ORDERING INFORMATION
Part NO.
K4D261638E-TC2A
K4D261638E-TC33
K4D261638E-TC36
K4D261638E-TC40
K4D261638E-TC50
Max Freq.
350MHz
300MHz
275MHz
250MHz
200MHz
Max Data Rate
700Mbps/pin
600Mbps/pin
550Mbps/pin
500Mbps/pin
400Mbps/pin
SSTL_2
66pin TSOP-II
Interface
Package
For the K4D261638E-TC2A, VDD & VDDQ = 2.8V+0.1V
GENERAL DESCRIPTION
FOR 2M x 16Bit x 4 Bank DDR SDRAM
The K4D261638E is 134,217,728 bits of hyper synchronous data rate Dynamic RAM organized as 4 x 2,097,152 words by
16 bits, fabricated with SAMSUNG
s high performance CMOS technology. Synchronous features with Data Strobe allow
extremely high performance up to 1.4GB/s/chip. I/O transactions are possible on both edges of the clock cycle. Range of
operating frequencies, programmable burst length and programmable latencies allow the device to be useful for a variety
of high performance memory system applications.
- 3 -
Rev. 1.2 (Jul. 2003)