欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4S560432E-TL75 参数 Datasheet PDF下载

K4S560432E-TL75图片预览
型号: K4S560432E-TL75
PDF下载: 下载PDF文件 查看货源
内容描述: 256Mb的电子芯片SDRAM规格 [256Mb E-die SDRAM Specification]
分类和应用: 电子动态存储器
文件页数/大小: 14 页 / 198 K
品牌: SAMSUNG [ SAMSUNG SEMICONDUCTOR ]
 浏览型号K4S560432E-TL75的Datasheet PDF文件第1页浏览型号K4S560432E-TL75的Datasheet PDF文件第2页浏览型号K4S560432E-TL75的Datasheet PDF文件第4页浏览型号K4S560432E-TL75的Datasheet PDF文件第5页浏览型号K4S560432E-TL75的Datasheet PDF文件第6页浏览型号K4S560432E-TL75的Datasheet PDF文件第7页浏览型号K4S560432E-TL75的Datasheet PDF文件第8页浏览型号K4S560432E-TL75的Datasheet PDF文件第9页  
SDRAM 256Mb E-die (x4, x8, x16)
CMOS SDRAM
16M x 4Bit x 4 Banks / 8M x 8Bit x 4 Banks / 4M x 16Bit x 4 Banks SDRAM
FEATURES
• JEDEC standard 3.3V power supply
• LVTTL compatible with multiplexed address
• Four banks operation
• MRS cycle with address key programs
-. CAS latency (2 & 3)
-. Burst length (1, 2, 4, 8 & Full page)
-. Burst type (Sequential & Interleave)
• All inputs are sampled at the positive going edge of the system clock.
• Burst read single-bit write operation
• DQM (x4,x8) & L(U)DQM (x16) for masking
• Auto & self refresh
• 64ms refresh period (8K Cycle)
GENERAL DESCRIPTION
The K4S560432E / K4S560832E / K4S561632E is 268,435,456 bits synchronous high data rate Dynamic RAM organized as 4 x
16,777,216 words by 4 bits / 4 x 8,388,608 words by 8bits / 4 x 4,194,304 words by 16bits, fabricated with SAMSUNG's high perfor-
mance CMOS technology. Synchronous design allows precise cycle control with the use of system clock I/O transactions are possible
on every clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the same device to
be useful for a variety of high bandwidth, high performance memory system applications.
Ordering Information
Part No.
K4S560432E-TC(L)75
K4S560832E-TC(L)75
K4S561632E-TC(L)60/75
Orgainization
64M x 4
32M x 8
16M x 16
Max Freq.
133MHz (CL=3)
133MHz (CL=3)
166MHz (CL=3)
LVTTL
54pin TSOP(II)
Interface
Package
Organization
64Mx4
32Mx8
16Mx16
Row Address
A0~A12
A0~A12
A0~A12
Column Address
A0-A9, A11
A0-A9
A0-A8
Row & Column address configuration
Rev. 1.5 May 2004