欢迎访问ic37.com |
会员登录 免费注册
发布采购

U631H64BDC25 参数 Datasheet PDF下载

U631H64BDC25图片预览
型号: U631H64BDC25
PDF下载: 下载PDF文件 查看货源
内容描述: SoftStore 8K ×8的nvSRAM [SoftStore 8K x 8 nvSRAM]
分类和应用: 存储内存集成电路静态存储器光电二极管
文件页数/大小: 13 页 / 132 K
品牌: SIMTEK [ SIMTEK CORPORATION ]
 浏览型号U631H64BDC25的Datasheet PDF文件第1页浏览型号U631H64BDC25的Datasheet PDF文件第2页浏览型号U631H64BDC25的Datasheet PDF文件第3页浏览型号U631H64BDC25的Datasheet PDF文件第4页浏览型号U631H64BDC25的Datasheet PDF文件第6页浏览型号U631H64BDC25的Datasheet PDF文件第7页浏览型号U631H64BDC25的Datasheet PDF文件第8页浏览型号U631H64BDC25的Datasheet PDF文件第9页  
U631H64
Read Cycle 1: Ai-controlled (during Read cycle: E = G = V
IL
, W = V
IH
)
f
t
cR
(1)
Ai
DQi
Output
Previous Data Valid
t
v(A)
(9)
Address Valid
t
a(A)
(2)
Output Data Valid
Read Cycle 2: G-, E-controlled (during Read cycle: W = V
IH
)
g
t
cR
(1)
Ai
E
G
DQi
Output
High Impedance
t
PU
(10)
ACTIVE
STANDBY
Address Valid
t
a(A)
(2)
t
a(E)
(3)
t
en(E)
(7)
t
a(G)
(4)
t
en(G)
(8)
Output Data Valid
t
dis(G)
(6)
t
PD
(11)
t
dis(E)
(5)
I
CC
No. Switching Characteristics
Write Cycle
12 Write Cycle Time
13 Write Pulse Width
14 Write Pulse Width Setup Time
15 Address Setup Time
16 Address Valid to End of Write
17 Chip Enable Setup Time
18 Chip Enable to End of Write
19 Data Setup Time to End of Write
20 Data Hold Time after End of Write
21 Address Hold after End of Write
22 W LOW to Output in High-Z
h, i
23 W HIGH to Output in Low-Z
Symbol
Alt. #1
Alt. #2
IEC
25
35
45
Unit
Min. Max. Min. Max. Min. Max.
t
AVAV
t
WLWH
t
AVAV
t
cW
t
w(W)
25
20
20
0
35
30
30
0
30
30
30
18
0
0
10
13
5
45
35
35
0
35
35
35
20
0
0
15
5
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
WLEH
t
AVWL
t
AVWH
t
ELWH
t
ELEH
t
DVWH
t
WHDX
t
WHAX
t
WLQZ
t
WHQX
t
DVEH
t
EHDX
t
EHAX
t
AVEL
t
su(W)
t
su(A)
t
AVEH
t
su(A-WH)
20
t
su(E)
t
w(E)
t
su(D)
t
h(D)
t
h(A)
t
dis(W)
t
en(W)
5
20
20
12
0
0
March 31, 2006
STK Control #ML0045
5
Rev 1.0