欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28346ZCT 参数 Datasheet PDF下载

CY28346ZCT图片预览
型号: CY28346ZCT
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟合成器,差分CPU输出 [Clock Synthesizer with Differential CPU Outputs]
分类和应用: 晶体外围集成电路光电二极管时钟
文件页数/大小: 19 页 / 221 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28346ZCT的Datasheet PDF文件第1页浏览型号CY28346ZCT的Datasheet PDF文件第2页浏览型号CY28346ZCT的Datasheet PDF文件第3页浏览型号CY28346ZCT的Datasheet PDF文件第5页浏览型号CY28346ZCT的Datasheet PDF文件第6页浏览型号CY28346ZCT的Datasheet PDF文件第7页浏览型号CY28346ZCT的Datasheet PDF文件第8页浏览型号CY28346ZCT的Datasheet PDF文件第9页  
CY28346
Byte 2: PCI Clock Control Register
(all bits are Read and Write functional)
Bit
7
6
5
4
3
2
1
0
@Pup
0
1
1
1
1
1
1
1
Pin#
53
18
17
16
13
12
11
10
Description
REF Output Control. 0 = high strength, 1 = low strength.
PCI6 Output Control. 1 = enabled, 0 = forced LOW.
PCI5 Output Control. 1 = enabled, 0 = forced LOW.
PCI4 Output Control. 1 = enabled, 0 = forced LOW.
PCI3 Output Control. 1 = enabled, 0 = forced LOW.
PCI2 Output Control. 1 = enabled, 0 = forced LOW.
PCI1 Output Control. 1 = enabled, 0 = forced LOW.
PCI0 Output Control. 1 = enabled, 0 = forced LOW.
Byte 3: PCI_F Clock and 48M Control Register
(all bits are Read and Write functional)
Bit
7
6
5
4
3
2
1
0
@Pup
1
1
0
0
0
1
1
1
Pin#
38
39
7
6
5
7
6
5
Description
48MDOT Output Control. 1 = enabled, 0 = forced LOW.
48MUSB Output Control. 1 = enabled, 0 = forced LOW.
PCI_STP#, Control of PCI_F2. 0 = Free Running, 1 = Stopped when PCI_STP# is LOW.
PCI_STP#, Control of PCI_F1. 0 = Free Running, 1 = Stopped when PCI_STP# is LOW.
PCI_STP#, Control of PCI_F0. 0 = Free Running, 1 = Stopped when PCI_STP# is LOW.
PCI_F2 Output Control. 1 = running, 0 = forced LOW.
PCI_F1 Output Control. 1 = running, 0 = forced LOW.
PCI_F0 Output Control. 1 = running, 0 = forced LOW.
Byte 4: DRCG Control Register
(all bits are Read and Write functional)
Bit
7
6
5
4
3
2
1
0
@Pup
0
0
1
1
1
1
1
1
33
35
24
23
22
21
Pin#
Reserved. Set = 0.
3V66_0 Output Enabled. 1 = enabled, 0 = disable.
3V66_1/VCH Output Enable. 1 = enabled, 0 = disabled.
3V66_5 Output Enable. 1 = enabled, 0 = disabled.
66B2/3V66_4 Output Enabled. 1 = enabled, 0 = disabled.
66B1/3V66_3 Output Enabled. 1 = enabled, 0 = disabled.
66B0/3V66_2 Output Enabled. 1 = enabled, 0 = disabled.
Description
SS2 Spread Spectrum Control Bit (0 = down spread, 1 = center spread).
Byte 5: Clock Control Register
(all bits are Read and Write functional)
Bit
7
6
5
4
3
2
1
0
@Pup
0
1
0
0
0
0
0
0
Pin#
SS1 Spread Spectrum Control Bit.
SS0 Spread Spectrum Control Bit.
66IN to 66M delay Control MSB.
66IN to 66M delay Control LSB.
Reserved. Set = 0.
48MDOT Edge Rate Control. When set to 1, the edge is slowed by 15%.
Reserved. Set = 0.
USB edge rate control. When set to 1, the edge is slowed by 15%.
Description
Rev 1.0, November 24, 2006
Page 4 of 19