欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28443OXC-3 参数 Datasheet PDF下载

CY28443OXC-3图片预览
型号: CY28443OXC-3
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟发生器Intel㈢ Calistoga的芯片组 [Clock Generator for Intel㈢ Calistoga Chipset]
分类和应用: 晶体时钟发生器外围集成电路光电二极管
文件页数/大小: 23 页 / 242 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28443OXC-3的Datasheet PDF文件第2页浏览型号CY28443OXC-3的Datasheet PDF文件第3页浏览型号CY28443OXC-3的Datasheet PDF文件第4页浏览型号CY28443OXC-3的Datasheet PDF文件第5页浏览型号CY28443OXC-3的Datasheet PDF文件第7页浏览型号CY28443OXC-3的Datasheet PDF文件第8页浏览型号CY28443OXC-3的Datasheet PDF文件第9页浏览型号CY28443OXC-3的Datasheet PDF文件第10页  
CY28443-3
Byte 3: Control Register 3
Bit
7
6
5
4
3
2
1
0
@Pup
0
0
0
0
0
0
0
0
Name
RESERVED
RESERVED
SRC5
SRC4
SRC3
SRC2
RESERVED
SRC0
RESERVED, Set = 0
RESERVED, Set = 0
Allow control of SRC[T/C]5 with assertion of PCI_STP# or SW PCI_STP#
0 = Free running, 1 = Stopped with PCI_STP#
Allow control of SRC[T/C]4 with assertion of PCI_STP# or SW PCI_STP#
0 = Free running, 1 = Stopped with PCI_STP#
Allow control of SRC[T/C]3 with assertion of PCI_STP# or SW PCI_STP#
0 = Free running, 1 = Stopped with PCI_STP#
Allow control of SRC[T/C]2 with assertion of PCI_STP# or SW PCI_STP#
0 = Free running, 1 = Stopped with PCI_STP#
RESERVED, Set = 0
Allow control of SRC[T/C]0 with assertion of PCI_STP# or SW PCI_STP#
0 = Free running, 1 = Stopped with PCI_STP#
Description
Byte 4: Control Register 4
Bit
7
6
5
4
3
2
1
0
@Pup
0
0
1
0
0
1
1
1
Name
100M[T/C]_SST
DOT96[T/C]
SRC[T/C]
PCIF1
PCIF0
CPU[T/C]2
CPU[T/C]1
CPU[T/C]0
Description
100M[T/C]_SST PWRDWN Drive Mode
0 = Driven in PWRDWN, 1 = Tri-state
DOT PWRDWN Drive Mode
0 = Driven in PWRDWN, 1 = Tri-state
SRC[T/C] Stop Drive Mode when CLKREQ# asserted
0 = Driven, 1 = Tri-state
Allow control of PCIF1 with assertion of SW and HW PCI_STP#
0 = Free running, 1 = Stopped with PCI_STP#
Allow control of PCIF0 with assertion of SW and HW PCI_STP#
0 = Free running, 1 = Stopped with PCI_STP#
Allow control of CPU[T/C]2 with assertion of CPU_STP#
0 = Free running, 1 = Stopped with CPU_STP#
Allow control of CPU[T/C]1 with assertion of CPU_STP#
0 = Free running, 1 = Stopped with CPU_STP#
Allow control of CPU[T/C]0 with assertion of CPU_STP#
0 = Free running, 1 = Stopped with CPU_STP#
Byte 5: Control Register 5
Bit
7
@Pup
0
Name
SRC[T/C]
Description
SRC[T/C] Stop Drive Mode
0 = Driven when PCI_STP# asserted, 1 = Tri-state when PCI_STP#
asserted
CPU[T/C]2 Stop Drive Mode
0 = Driven when CPU_STP# asserted, 1 = Tri-state when CPU_STP#
asserted
CPU[T/C]1 Stop Drive Mode
0 = Driven when CPU_STP# asserted, 1 = Tri-state when CPU_STP#
asserted
CPU[T/C]0 Stop Drive Mode
0 = Driven when CPU_STP# asserted, 1 = Tri-state when CPU_STP#
asserted
SRC[T/C] PWRDWN Drive Mode
0 = Driven when PD asserted, 1 = Tri-state when PD asserted
CPU[T/C]2 PWRDWN Drive Mode
0 = Driven when PD asserted, 1 = Tri-state when PD asserted
6
0
CPU[T/C]2
5
0
CPU[T/C]1
4
0
CPU[T/C]0
3
2
0
0
SRC[T/C]
CPU[T/C]2
Rev 1.0, November 20, 2006
Page 6 of 23