欢迎访问ic37.com |
会员登录 免费注册
发布采购

UPSD3233 参数 Datasheet PDF下载

UPSD3233图片预览
型号: UPSD3233
PDF下载: 下载PDF文件 查看货源
内容描述: 闪存可编程系统设备与8032微控制器内核 [Flash Programmable System Devices with 8032 Microcontroller Core]
分类和应用: 闪存微控制器
文件页数/大小: 170 页 / 2708 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号UPSD3233的Datasheet PDF文件第114页浏览型号UPSD3233的Datasheet PDF文件第115页浏览型号UPSD3233的Datasheet PDF文件第116页浏览型号UPSD3233的Datasheet PDF文件第117页浏览型号UPSD3233的Datasheet PDF文件第119页浏览型号UPSD3233的Datasheet PDF文件第120页浏览型号UPSD3233的Datasheet PDF文件第121页浏览型号UPSD3233的Datasheet PDF文件第122页  
uPSD3234A, uPSD3234BV, uPSD3233B, uPSD3233BV
The OMC Mask Register.
There is one Mask
Register for each of the two groups of eight Output
Macrocells (OMC). The Mask Registers can be
used to block the loading of data to individual Out-
put Macrocells (OMC). The default value for the
Mask Registers is 00h, which allows loading of the
Output Macrocells (OMC). When a given bit in a
Mask Register is set to a '1,' the MCU is blocked
from writing to the associated Output Macrocells
(OMC). For example, suppose McellAB0-
McellAB3 are being used for a state machine. You
would not want a MCU write to McellAB to over-
write the state machine registers. Therefore, you
would want to load the Mask Register for McellAB
(Mask Macrocell AB) with the value 0Fh.
The Output Enable of the OMC.
The
Output
Macrocells (OMC) block can be connected to an I/
O port pin as a PLD output. The output enable of
each port pin driver is controlled by a single prod-
uct term from the AND Array, ORed with the Direc-
tion Register output. The pin is enabled upon
Power-up if no output enable equation is defined
and if the pin is declared as a PLD output in PSD-
soft Express.
If the Output Macrocell (OMC) output is declared
as an internal node and not as a port pin output in
the PSDabel file, the port pin can be used for other
I/O functions. The internal node feedback can be
routed as an input to the AND Array.
Figure 62. Input Macrocell
MCU DATA BUS
D [ 7:0]
Input Macrocells (IMC)
The CPLD has 20 Input Macrocells (IMC), one for
each pin on Ports A and B, and 4 on Port C. The
architecture of the Input Macrocells (IMC) is
shown in Figure
The Input Macrocells (IMC)
are individually configurable, and can be used as
a latch, register, or to pass incoming Port signals
prior to driving them onto the PLD input bus. The
outputs of the Input Macrocells (IMC) can be read
by the MCU through the internal data bus.
The enable for the latch and clock for the register
are driven by a multiplexer whose inputs are a
product term from the CPLD AND Array or the
MCU Address Strobe (ALE). Each product term
output is used to latch or clock four Input Macro-
cells (IMC). Port inputs 3-0 can be controlled by
one product term and 7-4 by another.
Configurations for the Input Macrocells (IMC) are
specified by equations written in PSDsoft (see Ap-
plication Note
AN1171).
Outputs of the Input Mac-
rocells (IMC) can be read by the MCU via the IMC
buffer.
See
INPUT MACROCELL _ RD
ENABLE ( .OE )
OUTPUT
MACROCELLS BC
AND
MACROCELL AB
DIRECTION
REGISTER
PT
AND ARRAY
PLD INPUT BUS
I/O PIN
PT
PORT
DRIVER
MUX
Q
D
MUX
PT
ALE
D FF
FEEDBACK
Q
D
G
LATCH
INPUT MACROCELL
AI06603
118/170