欢迎访问ic37.com |
会员登录 免费注册
发布采购

VG4616321BQ-5 参数 Datasheet PDF下载

VG4616321BQ-5图片预览
型号: VG4616321BQ-5
PDF下载: 下载PDF文件 查看货源
内容描述: 262,144x32x2位CMOS同步图形RAM [262,144x32x2-Bit CMOS Synchronous Graphic RAM]
分类和应用:
文件页数/大小: 82 页 / 1377 K
品牌: VML [ VANGUARD INTERNATIONAL SEMICONDUCTOR ]
 浏览型号VG4616321BQ-5的Datasheet PDF文件第3页浏览型号VG4616321BQ-5的Datasheet PDF文件第4页浏览型号VG4616321BQ-5的Datasheet PDF文件第5页浏览型号VG4616321BQ-5的Datasheet PDF文件第6页浏览型号VG4616321BQ-5的Datasheet PDF文件第8页浏览型号VG4616321BQ-5的Datasheet PDF文件第9页浏览型号VG4616321BQ-5的Datasheet PDF文件第10页浏览型号VG4616321BQ-5的Datasheet PDF文件第11页  
VIS
Preliminary
VG4616321B/VG4616322B
262,144x32x2-Bit
CMOS Synchronous Graphic RAM
Commands
1 BankActivate & Masked Write Disable command
(RAS = ”L”, CAS = ”H”, WE = ”H”, DSF = ”L”, BS = Bank, A0-A9 = Row Address)
The BankActivate command activates the idle bank designated by the BS (Bank Select) signal. By
latching the row address on A0 to A9 at the time of this command, the selected row access is initiated.
The read or write operation in the same bank can occur after a time delay of t
RCD
(min.) from the time of
bank activation. A subsequent BankActivate command to a different row in the same bank can only be
issued after the previous active row has been precharged (refer to the following figure). The minimum
time interval between successive BankActivate commands to the same bank is defined by t
RC
(min.).
The SGRAM has two internal banks on the same chip and shares part of the internal circuitry to reduce
chip area, therefore it restricts the back-to-back activation of both banks. t
RRD
(min.) specifies the mini-
mum time required between activating different banks. After this command is used, the Write command
and the Block Write command perform the no mask write operation.
T0
T1
T2
T3
Tn+3
Tn+4
Tn+5
Tn+6
CLK
Bank A
Row Addr.
RAS-CAS delay (t
RCD
)
ADDRESS
Bank A
Col Addr.
Bank A
Row Addr.
Bank A
Row Addr.
RAS-RAS delay time (t
RRD
)
COMMAND
Bank A
Activate
NOP
NOP
R/W A with
AutoPrecharge
Bank B
Activate
NOP
NOP
Bank A
Activate
RAS Cycle time (t
RC
)
AutoPrecharge
Begin
: “H” or “L”
BankActivate Command Cycle (Burst Length = n, CAS Latency = 3)
2
BankActivate & Masked Write Enable command (refer to the above figure)
(RAS = ”L”, CAS = ”H”, WE = ”H”, DSF = ”H”, BS = Bank, A0-A9 = Row Address)
The BankActivate command activates the idle bank designated by BS signal. After this command is
performed, the Write command and the Block Write command perform the masked write operation. In
the masked write and the masked block write functions, the I/O mask data that was stored in the write
mask register is used.
BankPrecharge command
(RAS = ”L”, CAS = ”H”, WE = ”L”, DSF = ”L”, BS = Bank, A9 = ”L”, A0-A8 = Don’t care)
The BankPrecharge command precharges the bank designated by BS signal. The precharged
bank is switched from the active state to the idle state. This command can be asserted anytime after
t
RAS
(min.) is satisfied from the BankActivate command in the desired bank. The maximum time any
bank can be active is specified by t
RAS
(max.). Therefore, the precharge function must be performed in
any active bank within t
RAS
(max.). At the end of precharge, the precharged bank is still the idle state and
ready to be activated again.
PrechargeAll command
(RAS = ”L”, CAS = ”H”, WE = ”L”, DSF = ”L”, BS = Don’t care, A9 = ”H”, A0-A8 = Don’t care)
The PrechargeAll command precharges both banks simultaneously. Even if both banks are not in
the active state, the PrechargeAll command can be issued. Both banks are then switched to the idle
state.
Read command
(RAS = ”H”, CAS = ”L”, WE = ”H”, DSF = ”L”, BS = Bank, A9 = ”L”, A0-A7 = Column Address, A8 = Don’t care)
3
4
5
Document:1G5-0145
Rev.1
Page 7