欢迎访问ic37.com |
会员登录 免费注册
发布采购

X4645V8 参数 Datasheet PDF下载

X4645V8图片预览
型号: X4645V8
PDF下载: 下载PDF文件 查看货源
内容描述: CPU监控器, 64K EEPROM [CPU Supervisor with 64K EEPROM]
分类和应用: 监控可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 22 页 / 401 K
品牌: XICOR [ XICOR INC. ]
 浏览型号X4645V8的Datasheet PDF文件第1页浏览型号X4645V8的Datasheet PDF文件第2页浏览型号X4645V8的Datasheet PDF文件第4页浏览型号X4645V8的Datasheet PDF文件第5页浏览型号X4645V8的Datasheet PDF文件第6页浏览型号X4645V8的Datasheet PDF文件第7页浏览型号X4645V8的Datasheet PDF文件第8页浏览型号X4645V8的Datasheet PDF文件第9页  
X4643/5 – Preliminary Information
PRINCIPLES OF OPERATION
Power On Reset
Application of power to the X4643/5 activates a Power
On Reset Circuit that pulls the RESET/RESET pin
active. This signal provides several benefits.
– It prevents the system microprocessor from starting
to operate with insufficient voltage.
– It prevents the processor from operating prior to sta-
bilization of the oscillator.
– It allows time for an FPGA to download its configura-
tion prior to initialization of the circuit.
– It prevents communication to the EEPROM, greatly
reducing the likelihood of data corruption on power up.
When V
CC
exceeds the device V
TRIP
threshold value
for 200ms (nominal) the circuit releases RESET/
RESET allowing the system to begin operation.
LOW VOLTAGE MONITORING
During operation, the X4643/5 monitors the V
CC
level
and asserts RESET/RESET if supply voltage falls
below a preset minimum V
TRIP
. The RESET/RESET
signal prevents the microprocessor from operating in a
power fail or brownout condition. The RESET/RESET
signal remains active until the voltage drops below 1V.
It also remains active until V
CC
returns and exceeds
V
TRIP
for 200ms.
WATCHDOG TIMER
The Watchdog Timer circuit monitors the microprocessor
activity by monitoring the SDA and SCL pins. The
microprocessor must toggle the SDA pin HIGH to LOW
V
CC
THRESHOLD RESET PROCEDURE
The X4643/5 is shipped with a standard V
CC
threshold
(V
TRIP
) voltage. This value will not change over normal
operating and storage conditions. However, in applica-
tions where the standard V
TRIP
is not exactly right, or if
higher precision is needed in the V
TRIP
value, the
X4643/5 threshold may be adjusted. The procedure is
described below, and uses the application of a nonvol-
atile control signal.
periodically, while SCL is HIGH (this is a start bit) prior
to the expiration of the watchdog time out period to
prevent a RESET/RESET signal. The state of two non-
volatile control bits in the Status Register determine
the watchdog timer period. The microprocessor can
change these watchdog bits, or they may be “locked”
by tying the WP pin HIGH.
EEPROM INADVERTENT WRITE PROTECTION
When RESET/RESET goes active as a result of a low
voltage condition or Watchdog Timer Time Out, any in-
progress communications are terminated. While
RESET/RESET is active, no new communications are
allowed and no nonvolatile write operation can start.
Nonvolatile writes in-progress when RESET/RESET
goes active are allowed to finish.
Additional protection mechanisms are provided with
memory Block Lock and the Write Protect (WP) pin.
These are discussed elsewhere in this document.
Figure 1. Set V
TRIP
Level Sequence (V
CC
= desired V
TRIP
values WEL bit set)
WP
V
P
= 12-15V
0 1 2 3 4 5 6 7
SCL
0 1 2 3 4 5 6 7
0 1 2 3 4 5 6 7
0 1 2 3 4 5 6 7
SDA
A0h
00h
01h
00h
REV 1.26 4/30/02
www.xicor.com
Characteristics subject to change without notice.
3 of 22