欢迎访问ic37.com |
会员登录 免费注册
发布采购

EVAL-ADuC7024QSZ 参数 Datasheet PDF下载

EVAL-ADuC7024QSZ图片预览
型号: EVAL-ADuC7024QSZ
PDF下载: 下载PDF文件 查看货源
内容描述: 精密模拟微控制器, 12位模拟I / O , ARM7TDMI MCU [Precision Analog Microcontroller, 12-Bit Analog I/O, ARM7TDMI MCU]
分类和应用: 微控制器
文件页数/大小: 104 页 / 1747 K
品牌: AD [ ANALOG DEVICES ]
 浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第44页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第45页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第46页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第47页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第49页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第50页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第51页浏览型号EVAL-ADuC7024QSZ的Datasheet PDF文件第52页  
ADuC7019/20/21/22/24/25/26/27/28/29
Table 22. ADCCN MMR Bit Designation
Bit
7:5
4:0
Value
Description
Reserved.
Negative channel selection bits.
ADC0.
ADC1.
ADC2.
ADC3.
ADC4.
ADC5.
ADC6.
ADC7.
ADC8.
ADC9.
ADC10.
ADC11.
DAC0/ADC12.
DAC1/ADC13.
DAC2/ADC14.
DAC3/ADC15.
Internal reference (self-diagnostic feature).
Reserved.
Data Sheet
Table 27. ADCOF Register
Name
ADCOF
Address
0xFFFF0534
Default Value
0x0200
Access
R/W
ADCOF is a 10-bit offset calibration register.
00000
00001
00010
00011
00100
00101
00110
00111
01000
01001
01010
01011
01100
01101
01110
01111
10000
Others
CONVERTER OPERATION
The ADC incorporates a successive approximation (SAR)
architecture involving a charge-sampled input stage. This
architecture can operate in three modes: differential, pseudo
differential, and single-ended.
Differential Mode
The ADuC7019/20/21/22/24/25/26/27/28/29 each contain a
successive approximation ADC based on two capacitive DACs.
in acquisition and conversion phase, respectively. The ADC
comprises control logic, a SAR, and two capacitive DACs. In
SW2 are in Position A. The comparator is held in a balanced
condition, and the sampling capacitor arrays acquire the
differential signal on the input.
CAPACITIVE
DAC
AIN0
MUX
AIN11
CHANNEL– A
B
CAPACITIVE
DAC
04955-017
04955-018
Table 23. ADCSTA Register
Name
ADCSTA
Address
0xFFFF050C
Default Value
0x00
Access
R
CHANNEL+
B
A SW1
SW2
C
S
COMPARATOR
C
S
SW3
CONTROL
LOGIC
ADCSTA is an ADC status register that indicates when an ADC
conversion result is ready. The ADCSTA register contains only
one bit, ADCReady (Bit 0), representing the status of the ADC.
This bit is set at the end of an ADC conversion, generating an
ADC interrupt. It is cleared automatically by reading the
ADCDAT MMR. When the ADC is performing a conversion,
the status of the ADC can be read externally via the ADC
BUSY
pin. This pin is high during a conversion. When the conversion
is finished, ADC
BUSY
goes back low. This information can be
available on P0.5 (see the General-Purpose Input/Output
section) if enabled in the ADCCON register.
Table 24. ADCDAT Register
Name
ADCDAT
Address
0xFFFF0510
Default Value
0x00000000
Access
R
V
REF
Figure 54. ADC Acquisition Phase
ADCDAT is an ADC data result register. It holds the 12-bit
ADC result as shown in Figure 51.
Table 25. ADCRST Register
Name
ADCRST
Address
0xFFFF0514
Default Value
0x00
Access
R/W
When the ADC starts a conversion, as shown in Figure 55, SW3
opens, and then SW1 and SW2 move to Position B. This causes
the comparator to become unbalanced. Both inputs are discon-
nected once the conversion begins. The control logic and the
charge redistribution DACs are used to add and subtract fixed
amounts of charge from the sampling capacitor arrays to bring
the comparator back into a balanced condition. When the
comparator is rebalanced, the conversion is complete. The
control logic generates the ADC output code. The output
impedances of the sources driving the V
IN+
and V
IN–
input
voltage pins must be matched; otherwise, the two inputs have
different settling times, resulting in errors.
CAPACITIVE
DAC
AIN0
MUX
AIN11
CHANNEL– A SW2
B
V
REF
CAPACITIVE
DAC
CHANNEL+
B
A SW1
C
S
SW3
C
S
COMPARATOR
ADCRST resets the digital interface of the ADC. Writing any value
to this register resets all the ADC registers to their default values.
Table 26. ADCGN Register
Name
ADCGN
Address
0xFFFF0530
Default Value
0x0200
Access
R/W
CONTROL
LOGIC
Figure 55. ADC Conversion Phase
ADCGN is a 10-bit gain calibration register.
Rev. F | Page 48 of 104