欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY2292F 参数 Datasheet PDF下载

CY2292F图片预览
型号: CY2292F
PDF下载: 下载PDF文件 查看货源
内容描述: 三锁相环通用的EPROM可编程时钟发生器 [Three-PLL General-Purpose EPROM Programmable Clock Generator]
分类和应用: 晶体时钟发生器微控制器和处理器外围集成电路光电二极管可编程只读存储器电动程控只读存储器
文件页数/大小: 11 页 / 191 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY2292F的Datasheet PDF文件第1页浏览型号CY2292F的Datasheet PDF文件第3页浏览型号CY2292F的Datasheet PDF文件第4页浏览型号CY2292F的Datasheet PDF文件第5页浏览型号CY2292F的Datasheet PDF文件第6页浏览型号CY2292F的Datasheet PDF文件第7页浏览型号CY2292F的Datasheet PDF文件第8页浏览型号CY2292F的Datasheet PDF文件第9页  
CY2292
Pin Configurations
CLKC
VDD
GND
XTALIN
XTALOUT
XBUF
CLKD
CPUCLK
CY2292
16-pin SOIC
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
SHUTDOWN/OE
S2/SUSPEND
VDD
S1
S0
GND
CLKA
CLKB
Pin Summary
Name
CLKC
V
DD
GND
XTALIN
[1]
XTALOUT
[1, 2]
XBUF
CLKD
CPUCLK
CLKB
CLKA
S0
S1
S2/SUSPEND
SHUTDOWN/OE
Pin Number
CY2292
1
2, 14
3, 11
4
5
6
7
8
9
10
12
13
15
16
Configurable clock output C.
Voltage supply.
Ground.
Reference crystal input or external reference clock input.
Reference crystal feedback.
Buffered reference clock output.
Configurable clock output D.
CPU frequency clock output.
Configurable clock output B.
Configurable clock output A.
CPU clock select input, bit 0.
CPU clock select input, bit 1.
CPU clock select input, bit 2. Optionally enables suspend feature when LOW.
[3]
Places outputs in three-state
[4]
condition and shuts down chip when LOW. Optionally, only
places outputs in three-state
[4]
condition and does not shut down chip when LOW.
this crystal. Alternatively, an external reference clock of
frequency between 1 MHz and 30 MHz can be used.
Description
Operation
The CY2292 is a third-generation family of clock generators.
The CY2292 is upwardly compatible with the industry standard
ICD2023 and ICD2028 and continues their tradition by
providing a high level of customizable features to meet the
diverse clock generation needs of modern motherboards and
other synchronous systems.
All parts provide a highly configurable set of clocks for PC
motherboard applications. Each of the four configurable clock
outputs (CLKA–CLKD) can be assigned 1 of 30 frequencies in
any combination. Multiple outputs configured for the same or
related
[3]
frequencies will have low (
500 ps) skew, in effect
providing on-chip buffering for heavily loaded signals.
The CY2292 can be configured for either 5V or 3.3V operation.
The internal ROM tables use EPROM technology, allowing full
customization of output frequencies. The reference oscillator
has been designed for 10-MHz to 25-MHz crystals, providing
additional flexibility. No external components are required with
Output Configuration
The CY2292 has four independent frequency sources on-chip.
These are the reference oscillator, and three Phase-Locked
Loops (PLLs). Each PLL has a specific function. The System
PLL (SPLL) provides fixed output frequencies on the config-
urable outputs. The SPLL offers the most output frequency
divider options. The CPU PLL (CPLL) is controlled by the
select inputs (S0–S2) to provide eight user-selectable
frequencies with smooth slewing between frequencies. The
Utility PLL (UPLL) provides the most accurate clock. It is often
used for miscellaneous frequencies not provided by the other
frequency sources.
All configurations are EPROM programmable, providing short
sample and production lead times. Please refer to the appli-
cation note
Understanding the CY2291, CY2292, and CY2295
for information on configuring the part.
Notes:
1. For best accuracy, use a parallel-resonant crystal, C
LOAD
17 pF or 18 pF.
2. Float XTALOUT pin if XTALIN is driven by reference clock (as opposed to crystal).
3. Please refer to application note “Understanding the CY2291, CY2292 and CY2295” for more information.
4. The CY2292 has weak pull-downs on all outputs. Hence, when a three-state condition is forced on the outputs, the output pins are pulled LOW.
Document #: 38-07449 Rev. *C
Page 2 of 11