欢迎访问ic37.com |
会员登录 免费注册
发布采购

CYP15G0401DXB-BGC 参数 Datasheet PDF下载

CYP15G0401DXB-BGC图片预览
型号: CYP15G0401DXB-BGC
PDF下载: 下载PDF文件 查看货源
内容描述: 四路的HOTLink II™收发器 [Quad HOTLink II⑩ Transceiver]
分类和应用:
文件页数/大小: 53 页 / 571 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第4页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第5页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第6页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第7页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第9页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第10页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第11页浏览型号CYP15G0401DXB-BGC的Datasheet PDF文件第12页  
CYP15G0401DXB
CYV15G0401DXB
CYW15G0401DXB
Pin Descriptions
CYP(V)(W)15G0401DXB
Quad HOTLink II Transceiver
Pin Name
TXPERA
TXPERB
TXPERC
TXPERD
I/O Characteristics
LVTTL Output, changes
relative to REFCLK↑
[4]
Signal Description
Transmit Path Parity Error.
Active HIGH. Asserted (HIGH) if parity checking is
enabled and a parity error is detected at the Encoder. This output is HIGH for one
transmit character clock period to indicate detection of a parity error in the character
presented to the Encoder.
If a parity error is detected, the character in error is replaced with a C0.7 character to
force a corresponding bad-character detection at the remote end of the link. This
replacement takes place regardless of the encoded/non-encoded state of the
interface.
When BIST is enabled for the specific transmit channel, BIST progress is presented
on these outputs. Once every 511 character times (plus a 16-character Word Sync
Sequence when the receive channels are clocked by a common clock, i.e., RXCKSEL
= LOW or HIGH), the associated TXPERx signal will pulse HIGH for one
transmit-character clock period (if RXCKSEL= MID) or seventeen transmit- character
clock periods (if RXCKSEL = LOW or HIGH and Encoder is enabled) to indicate a
complete pass through the BIST sequence. Therefore, in this case TXPERx signal
will pulse HIGH for one transmit-character clock period.
These outputs also provide indication of a transmit Phase-align Buffer underflow or
overflow. When the transmit Phase-align Buffers are enabled (TXCKSEL
LOW, or
TXCKSEL = LOW and TXRATE = HIGH), if an underflow or overflow condition is
detected, TXPERx for the channel in error is asserted and remains asserted until
either an atomic Word Sync Sequence is transmitted or TXRST is sampled LOW to
re-center the transmit Phase-align Buffers.
TXCTA[1:0]
TXCTB[1:0]
TXCTC[1:0]
TXCTD[1:0]
LVTTL Input,
synchronous,
sampled by the
selected TXCLKx↑ or
REFCLK↑
[4]
Transmit Control.
These inputs are captured on the rising edge of the transmit
interface clock as selected by TXCKSEL, and are passed to the Encoder or Transmit
Shifter. They identify how the associated TXDx[7:0] characters are interpreted. When
the Encoder is bypassed, these inputs are interpreted as data bits of 10-bit input
character. When the Encoder is enabled, these inputs determine if the TXDx[7:0]
character is encoded as Data, a Special Character code, a K28.5 fill character or a
Word Sync Sequence. See
Table 1
for details.
Transmit Data Inputs.
These inputs are captured on the rising edge of the transmit
interface clock as selected by TXCKSEL and passed to the Encoder or Transmit
Shifter.
When the Encoder is enabled (TXMODE[1:0]
LOW), TXDx[7:0] specify the specific
data or command character to be sent. When the Encoder is bypassed, these inputs
are interpreted as data bits of the 10-bit input character. See
Table 1
for details.
Transmit Path Odd Parity.
When parity checking is enabled (PARCTL
LOW), the
parity captured at these inputs is XORed with the data on the associated TXDx bus
(and sometimes TXCT[1:0]) to verify the integrity of the captured character. See
Table 2
for details.
Transmit Path Data Signals
TXDA[7:0]
TXDB[7:0]
TXDC[7:0]
TXDD[7:0]
LVTTL Input,
synchronous,
sampled by the
selected TXCLKx↑ or
REFCLK↑
[4]
LVTTL Input,
synchronous,
internal pull-up,
sampled by the
respective TXCLKx↑ or
REFCLK↑
[4]
LVTTL Input,
synchronous,
internal pull-down,
sampled by
TXCLKA↑
or REFCLK↑
[4]
TXOPA
TXOPB
TXOPC
TXOPD
SCSEL
Special Character Select.
Used in some transmit modes along with TXCTx[1:0] to
encode special characters or to initiate a Word Sync Sequence. When the transmit
paths are configured for independent input clocks (TXCKSEL = MID), SCSEL is
captured relative to TXCLKA↑.
Note:
4. When REFCLK is configured for half-rate operation (TXRATE = HIGH), these inputs are sampled (or the outputs change) relative to both the rising and falling
edges of REFCLK.
Document #: 38-02002 Rev. *L
Page 8 of 53