欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS1559-CBE2 参数 Datasheet PDF下载

GS1559-CBE2图片预览
型号: GS1559-CBE2
PDF下载: 下载PDF文件 查看货源
内容描述: GS1559 HD- LINX -TM II多速率解串器,带环通电缆驱动器 [GS1559 HD-LINX-TM II Multi-Rate Deserializer with Loop-Through Cable Driver]
分类和应用: 线路驱动器或接收器驱动程序和接口接口集成电路
文件页数/大小: 74 页 / 1142 K
品牌: GENNUM [ GENNUM CORPORATION ]
 浏览型号GS1559-CBE2的Datasheet PDF文件第8页浏览型号GS1559-CBE2的Datasheet PDF文件第9页浏览型号GS1559-CBE2的Datasheet PDF文件第10页浏览型号GS1559-CBE2的Datasheet PDF文件第11页浏览型号GS1559-CBE2的Datasheet PDF文件第13页浏览型号GS1559-CBE2的Datasheet PDF文件第14页浏览型号GS1559-CBE2的Datasheet PDF文件第15页浏览型号GS1559-CBE2的Datasheet PDF文件第16页  
GS1559 Data Sheet
Table 1-1: Pin Descriptions (Continued)
Pin
Number
G4
Name
IOPROC_EN/DIS
Timing
Non
Synchronous
Type
Input
Description
CONTROL SIGNAL INPUT
Signal levels are LVCMOS/LVTTL compatible.
Used to enable or disable I/O processing features.
When set HIGH, the following I/O processing features of the device are
enabled:
• EDH CRC Error Correction (SD-only)
• ANC Data Checksum Correction
• Line-based CRC Error Correction (HD-only)
• Line Number Error Correction (HD-only)
• TRS Error Correction
• Illegal Code Remapping
To enable a subset of these features, keep IOPROC_EN/DIS HIGH and
disable the individual feature(s) in the IOPROC_DISABLE register
accessible via the host interface.
When set LOW, the I/O processing features of the device are disabled,
regardless of whether the features are enabled in the IOPROC_DISABLE
register.
G5
SMPTE_BYPASS
Non
Synchronous
Input /
Output
CONTROL SIGNAL INPUT / STATUS SIGNAL OUTPUT
Signal levels are LVCMOS/LVTTL compatible.
This pin will be an input set by the application layer in slave mode, and will
be an output set by the device in master mode.
Master Mode (MASTER/SLAVE = HIGH)
The SMPTE_BYPASS signal will be HIGH only when the device has
locked to a SMPTE compliant data stream. It will be LOW otherwise.
Slave Mode (MASTER/SLAVE = LOW)
When set HIGH in conjunction with DVB_ASI = LOW, the device will be
configured to operate in SMPTE mode. All I/O processing features may be
enabled in this mode.
When set LOW, the device will not support the descrambling, decoding or
word alignment of received SMPTE data. No I/O processing features will
be available.
G6
RESET_TRST
Non
Synchronous
Input
CONTROL SIGNAL INPUT
Signal levels are LVCMOS/LVTTL compatible.
Used to reset the internal operating conditions to default settings and to
reset the JTAG test sequence.
Host Mode (JTAG/HOST = LOW)
When asserted LOW, all functional blocks will be set to default conditions
and all input and output signals become high impedance, including the
serial digital outputs SDO and SDO.
Must be set HIGH for normal device operation.
NOTE: When in slave mode, reset the device after the SD/HD input has
been initially configured, and after each subsequent SD/HD data rate
change.
JTAG Test Mode (JTAG/HOST = HIGH)
When asserted LOW, all functional blocks will be set to default and the
JTAG test sequence will be held in reset.
When set HIGH, normal operation of the JTAG test sequence resumes.
30572 - 4
July 2005
12 of 74