欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28405OC-2T 参数 Datasheet PDF下载

CY28405OC-2T图片预览
型号: CY28405OC-2T
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟合成器与差分SRC和CPU输出 [Clock Synthesizer with Differential SRC and CPU Outputs]
分类和应用: 晶体外围集成电路光电二极管时钟
文件页数/大小: 48 页 / 497 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28405OC-2T的Datasheet PDF文件第1页浏览型号CY28405OC-2T的Datasheet PDF文件第2页浏览型号CY28405OC-2T的Datasheet PDF文件第4页浏览型号CY28405OC-2T的Datasheet PDF文件第5页浏览型号CY28405OC-2T的Datasheet PDF文件第6页浏览型号CY28405OC-2T的Datasheet PDF文件第7页浏览型号CY28405OC-2T的Datasheet PDF文件第8页浏览型号CY28405OC-2T的Datasheet PDF文件第9页  
CY28405-2  
Table 1. Frequency Select Table (FS_A FS_B)  
FS_A  
FS_B  
0
CPU  
100 MHz  
REF/N  
SRC  
3V66  
66 MHz  
REF/N  
66 MHz  
66 MHz  
Hi-Z  
PCIF/PCI  
33 MHz  
REF/N  
33 MHz  
33 MHz  
Hi-Z  
REF0  
14.3 MHz  
REF/N  
REF1  
USB/DOT  
48 MHz  
REF/N  
48 MHz  
48 MHz  
Hi-Z  
0
0
0
1
1
100/200 MHz  
REF/N  
14.31 MHz  
REF/N  
B6b7  
1
200 MHz  
133 MHz  
Hi-Z  
100/200 MHz  
100/200 MHz  
Hi-Z  
14.3 MHz  
14.3 MHz  
Hi-Z  
14.31 MHz  
14.31 MHz  
Hi-Z  
0
B6b7  
Table 2. Frequency Select Table (FS_A FS_B) SMBus Bit 5 of Byte 6 = 1  
FS_A  
FS_B  
CPU  
SRC  
3V66  
PCIF/PCI  
33 MHz  
33 MHz  
33 MHz  
REF0  
REF1  
USB/DOT  
48 MHz  
48 MHz  
48 MHz  
0
0
1
0
1
0
200 MHz  
400 MHz  
266 MHz  
100/200 MHz  
100/200 MHz  
100/200 MHz  
66 MHz  
66 MHz  
66 MHz  
14.3 MHz  
14.3 MHz  
14.3 MHz  
14.31 MHz  
14.31 MHz  
14.31 MHz  
Serial Data Interface  
Data Protocol  
To enhance the flexibility and function of the clock synthesizer,  
a two-signal serial interface is provided. Through the Serial  
Data Interface, various device functions, such as individual  
clock output buffers, can be individually enabled or disabled.  
The registers associated with the Serial Data Interface initial-  
izes to their default setting upon power-up, and therefore use  
of this interface is optional. Clock device register changes are  
normally made upon system initialization, if any are required.  
The interface cannot be used during system operation for pow-  
er management functions.  
The clock driver serial protocol accepts byte write, byte read,  
block write, and block read operations from the controller. For  
block write/read operation, the bytes must be accessed in se-  
quential order from lowest to highest byte (most significant bit  
first) with the ability to stop after any complete byte has been  
transferred. For byte write and byte read operations, the sys-  
tem controller can access individually indexed bytes. The off-  
set of the indexed byte is encoded in the command code, as  
described in Table 3.  
The block write and block read protocol is outlined in Table 4  
while Table 5 outlines the corresponding byte write and byte  
read protocol. The slave receiver address is 11010010 (D2h).  
Table 3. Command Code Definition  
Bit  
Description  
7
0 = Block read or block write operation, 1 = Byte read or byte write operation  
(6:0)  
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be  
'0000000'  
Table 4. Block Read and Block Write Protocol  
Block Write Protocol  
Block Read Protocol  
Description  
Bit  
1
Description  
Bit  
1
Start  
Start  
2:8  
9
Slave address – 7 bits  
Write = 0  
2:8  
9
Slave address – 7 bits  
Write = 0  
10  
Acknowledge from slave  
10  
Acknowledge from slave  
11:18  
Command Code – 8 Bit  
'00000000' stands for block operation  
11:18  
Command Code – 8 Bit  
'00000000' stands for block operation  
19  
20:27  
28  
Acknowledge from slave  
Byte Count – 8 bits  
19  
20  
Acknowledge from slave  
Repeat start  
Acknowledge from slave  
Data byte 1 – 8 bits  
Acknowledge from slave  
Data byte 2 – 8 bits  
Acknowledge from slave  
......................  
21:27  
28  
Slave address – 7 bits  
Read = 1  
29:36  
37  
29  
Acknowledge from slave  
Byte count from slave – 8 bits  
Acknowledge from master  
Data byte from slave – 8 bits  
38:45  
46  
30:37  
38  
....  
39:46  
Rev 1.0,November 22, 2006  
Page 3 of 16