欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103ZC 参数 Datasheet PDF下载

STM32F103ZC图片预览
型号: STM32F103ZC
PDF下载: 下载PDF文件 查看货源
内容描述: 基于ARM的高性能线的32位MCU,具有高达512 KB的闪存, USB , CAN ,11个定时器,3个ADC和13通信接口 [Performance line, ARM-based 32-bit MCU with up to 512 KB Flash, USB, CAN, 11 timers, 3 ADCs and 13 communication interfaces]
分类和应用: 闪存通信
文件页数/大小: 118 页 / 1231 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号STM32F103ZC的Datasheet PDF文件第95页浏览型号STM32F103ZC的Datasheet PDF文件第96页浏览型号STM32F103ZC的Datasheet PDF文件第97页浏览型号STM32F103ZC的Datasheet PDF文件第98页浏览型号STM32F103ZC的Datasheet PDF文件第100页浏览型号STM32F103ZC的Datasheet PDF文件第101页浏览型号STM32F103ZC的Datasheet PDF文件第102页浏览型号STM32F103ZC的Datasheet PDF文件第103页  
STM32F103xC, STM32F103xD, STM32F103xE
Electrical characteristics
5.3.18
12-bit ADC characteristics
Unless otherwise specified, the parameters given in
are derived from tests
performed under ambient temperature, f
PCLK2
frequency and V
DDA
supply voltage
conditions summarized in
Note:
Table 57.
Symbol
V
DDA
V
REF+
f
ADC
f
S(1)
f
TRIG(1)
V
AIN
R
AIN(1)
R
ADC(1)
C
ADC(1)
t
CAL(1)
t
lat(1)
t
latr(1)
t
S(1)
t
STAB(1)
t
CONV(1)
It is recommended to perform a calibration after each power-up.
ADC characteristics
Parameter
ADC power supply
Positive reference voltage
ADC clock frequency
Sampling rate
External trigger frequency
Conversion voltage range
(2)
External input impedance
Sampling switch resistance
Internal sample and hold
capacitor
5.9
Calibration time
Injection trigger conversion
latency
Regular trigger conversion
latency
Sampling time
Power-up time
Total conversion time
(including sampling time)
f
ADC
= 14 MHz
83
0.214
f
ADC
= 14 MHz
3
(3)
0.143
f
ADC
= 14 MHz
0.107
f
ADC
= 14 MHz
1.5
0
1
f
ADC
= 14 MHz
0
2
(3)
17.1
239.5
1
18
f
ADC
= 14 MHz
0 (V
SSA
or V
REF-
tied to ground)
Conditions
Min
2.4
2.4
0.6
0.05
Typ
Max
3.6
V
DDA
14
1
823
17
V
REF+
Unit
V
V
MHz
MHz
kHz
1/f
ADC
V
pF
µs
1/f
ADC
µs
1/f
ADC
µs
1/f
ADC
µs
1/f
ADC
µs
µs
1/f
ADC
See
Equation 1
and
1
5
14 to 252 (t
S
for sampling +12.5 for
successive approximation)
1. Guaranteed by design, not tested in production.
2. V
REF+
can be internally connected to V
DDA
and V
REF-
can be internally connected to V
SSA
, depending on the package.
Refer to
for further details.
3. For external triggers, a delay of 1/f
PCLK2
must be added to the latency specified in
99/118