欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z0538001PSC 参数 Datasheet PDF下载

Z0538001PSC图片预览
型号: Z0538001PSC
PDF下载: 下载PDF文件 查看货源
内容描述: 小型计算机系统接口( SCSI ) [SMALL COMPUTER SYSTEM INTERFACE (SCSI)]
分类和应用: 计算机
文件页数/大小: 37 页 / 242 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z0538001PSC的Datasheet PDF文件第6页浏览型号Z0538001PSC的Datasheet PDF文件第7页浏览型号Z0538001PSC的Datasheet PDF文件第8页浏览型号Z0538001PSC的Datasheet PDF文件第9页浏览型号Z0538001PSC的Datasheet PDF文件第11页浏览型号Z0538001PSC的Datasheet PDF文件第12页浏览型号Z0538001PSC的Datasheet PDF文件第13页浏览型号Z0538001PSC的Datasheet PDF文件第14页  
Z
ILOG  
Z5380 SCSI  
FUNCTIONAL DESCRIPTION (Continued)  
DMA Registers  
active. Once arbitration has begun (/BSY asserted), an  
arbitration delay of 2.2 µs must elapse before the Data Bus  
can be examined to determine if Arbitration is enabled.  
This delay is implemented in the controlling software  
driver.  
Three write-only registers are used to initiate all DMA  
activity. They are: Start DMA Send, Start DMA Target  
Receive, and Start DMA Initiator Receive. Performing a  
write operation into one of these registers starts the de-  
siredtypeofDMAtransfer.DatapresentedtotheZ5380on  
signalsD7-D0duringtheregisterwriteismeaninglessand  
has no effect on the operation. Prior to writing these  
registers, the Block Mode DMA bit (bit 7), the DMA Mode  
bit (bit 1), and the Target Mode bit (bit 6) in the Mode  
Register must be appropriately set. The individual regis-  
ters are briefly described as follows:  
The Z5380 is a clockwise device. Delays such as bus-free  
delay, bus-set delay, and bus-settle delay are imple-  
mented using gate delays. These delays may differ be-  
tweendevicesbecauseofinherentprocessvariations, but  
arewellwithintheproposedANSIX3.131-1986specifica-  
tion.  
Interrupts  
Start DMA Send. Address 5 (Write Only). This register is  
written to initiate a DMA send, from the DMA to the SCSI  
Bus, for either Initiator or Target role operations. The DMA  
Mode bit (Mode Register, bit 1) is set prior to writing this  
register.  
The Z5380 provides an interrupt output (IRQ) to indicate a  
task completion or an abnormal bus occurrence. The use  
of interrupts is optional and may be disabled by resetting  
the appropriate bits in the Mode Register or the Select  
Enable Register.  
Start DMA Target Receive. Address 6 (Write Only). This  
register is written to initiate a DMA receive - from the SCSI  
Bus to the DMA, for Target operation only. The DMA Mode  
bit (bit 1) and the Target Mode bit (bit 6) in the Mode  
Register must both be set (1) prior to writing this register.  
Whenaninterruptoccurs, theBusandStatusRegisterand  
the Current SCSI Bus Status Register (Figures 12 and 10)  
must be read to determine which condition created the  
interrupt. IRQ can be reset simply by reading the Reset  
Parity/Interrupt Register or by an external chip reset  
/RESET active for 200 ns.  
Start DMA Initiator Receive. Address 7 (Write Only). This  
register is written to initiate a DMA receive - from the SCSI  
BustotheDMA, forInitiatoroperationonly. TheDMAMode  
bit (bit 6) must be False (0) in the Mode Register prior to  
writing this register.  
Assuming the Z5380 has been properly initialized, an  
interrupt is generated if the chip is selected or reselected;  
if an /EOP signal occurs during a DMA transfer; if a SCSI  
Bus reset occurs; if a parity error occurs during a data  
transfer; if a bus phase mismatch occurs; or if a SCSI Bus  
disconnection occurs.  
Reset Parity/Interrupt. Address 7 (Read Only). Reading  
this register resets the Parity Error bit (bit 5), the Interrupt  
Request bit (bit 4), and the Busy Error bit (bit 2) in the Bus  
and Status Register.  
Selection/Reselection Interrupt  
The Z5380 generates a select interrupt if /SEL is active (0),  
its device ID is True and /BSY is False for at least a bus-  
settle delay. If I//O is active, this is considered a reselect  
interrupt. The correct ID bit is determined by a match in the  
Select Enable Register. Only a single bit match is required  
to generate an interrupt. This interrupt may be disabled by  
writing zeros into all bits of the Select Enable Register.  
On-Chip SCSI Hardware Support  
The Z5380 is easy to use because of its simple architec-  
ture. The chip allows direct control and monitoring of the  
SCSI Bus by providing a latch for each signal. However,  
portions of the protocol define timings which are much too  
quick for traditional microprocessors to control. Therefore,  
hardware support has been provided for DMA transfers,  
busarbitration, phasechangemonitoring, busdisconnec-  
tion, bus reset, parity generation, parity checking, and  
device selection/reselection.  
If parity is supported, parity should be good during the  
selection phase. Therefore, if the Enable Parity bit (Mode  
Register, bit 5) is active, the Parity Error bit is checked to  
ensure that a proper selection has occurred. The Enable  
Parity Interrupt bit need not be set for this interrupt to be  
generated.  
Arbitration is accomplished using a bus-free filter to con-  
tinuously monitor /BSY. If /BSY remains inactive for at least  
1.2µs,theSCSIBusisconsideredfreeandArbitrationmay  
begin. Arbitration will begin if the bus is free, /SEL is  
inactive, and the Arbitrate bit (Mode Register, bit 0) is  
10  
PS97SCC0100  
PS009101-0201