欢迎访问ic37.com |
会员登录 免费注册
发布采购
所在地: 型号: 精确
  • 批量询价
  •  
  • 供应商
  • 型号
  • 数量
  • 厂商
  • 封装
  • 批号
  • 交易说明
  • 询价
  •  
  • 北京元坤伟业科技有限公司

         该会员已使用本站17年以上

  • XC2V3000-4FGG676C
  • 数量-
  • 厂家-
  • 封装-
  • 批号-
  • -
  • QQ:857273081QQ:857273081 复制
    QQ:1594462451QQ:1594462451 复制
  • 010-62104931、62106431、62104891、62104791 QQ:857273081QQ:1594462451
更多
  • XC2V3000-4FGG676C图
  • 深圳市意好科技有限公司

     该会员已使用本站15年以上
  • XC2V3000-4FGG676C 三甲现货
  • 数量1320 
  • 厂家XILINX 
  • 封装FBGA 
  • 批号24+ 
  • 原装认证,现货供应!实力商家
  • QQ:2853107358QQ:2853107358 复制
    QQ:2853107357QQ:2853107357 复制
  • 0755-88608316 QQ:2853107358QQ:2853107357
  • XC2V3000-4FGG676C图
  • HECC GROUP CO.,LIMITED

     该会员已使用本站17年以上
  • XC2V3000-4FGG676C 三甲现货
  • 数量726 
  • 厂家XILINX 
  • 封装BGA 
  • 批号24+ 
  • 渠道商,有出厂合格证,原包原盒正规报关!
  • QQ:3003819484QQ:3003819484 复制
    QQ:3003818780QQ:3003818780 复制
  • 0755-88608527 QQ:3003819484QQ:3003818780
  • XC2V3000-4FGG676C图
  • 集好芯城

     该会员已使用本站13年以上
  • XC2V3000-4FGG676C 现货库存
  • 数量1704 
  • 厂家XILINX(赛灵思) 
  • 封装 
  • 批号22+ 
  • 原装原厂现货
  • QQ:3008092965QQ:3008092965 复制
    QQ:3008092965QQ:3008092965 复制
  • 0755-83239307 QQ:3008092965QQ:3008092965
  • XC2V3000-4FGG676C图
  • HECC GROUP CO.,LIMITED

     该会员已使用本站17年以上
  • XC2V3000-4FGG676C 现货库存
  • 数量2960 
  • 厂家XILINX 
  • 封装BGA 
  • 批号24+ 
  • 假一罚百,有原厂COC!深圳部分存货,北美、新加坡可发货
  • QQ:800888908QQ:800888908 复制
  • 755-83950019 QQ:800888908
  • XC2V3000-4FGG676C图
  • 深圳市意好科技有限公司

     该会员已使用本站15年以上
  • XC2V3000-4FGG676C 现货库存
  • 数量7300 
  • 厂家XILINX 
  • 封装 
  • 批号24+ 
  • 代理商
  • QQ:2853107358QQ:2853107358 复制
    QQ:2853107357QQ:2853107357 复制
  • 0755-88608316 QQ:2853107358QQ:2853107357
  • XC2V3000-4FGG676C图
  • 毅创腾(集团)有限公司

     该会员已使用本站16年以上
  • XC2V3000-4FGG676C 现货库存
  • 数量3200 
  • 厂家XILINX代理主营品牌 
  • 封装BGA676 
  • 批号22+ 
  • Xilinx代理旗下分销!原装正品!
  • QQ:2355507165QQ:2355507165 复制
    QQ:2355507168QQ:2355507168 复制
  • 86-755-83210801 QQ:2355507165QQ:2355507168
  • XC2V3000-4FGG676C图
  • 深圳市芯脉实业有限公司

     该会员已使用本站11年以上
  • XC2V3000-4FGG676C 现货库存
  • 数量5980 
  • 厂家XILINX 
  • 封装BGA676 
  • 批号22+ 
  • 新到现货、一手货源、当天发货、bom配单
  • QQ:2881512844QQ:2881512844 复制
  • 075584507705 QQ:2881512844
  • XC2V3000-4FGG676C【特价现货】图
  • 齐创科技(上海北京青岛)有限公司

     该会员已使用本站14年以上
  • XC2V3000-4FGG676C【特价现货】 现货库存
  • 数量3000 
  • 厂家XILINX代理 
  • 封装BGA 
  • 批号24+热销 
  • 中国区代理全新原装正品进口
  • QQ:2394092314QQ:2394092314 复制
    QQ:792179102QQ:792179102 复制
  • 021-62153656 QQ:2394092314QQ:792179102
  • XC2V3000-4FGG676C图
  • 深圳市和诚半导体有限公司

     该会员已使用本站11年以上
  • XC2V3000-4FGG676C
  • 数量5600 
  • 厂家XILINX 
  • 封装SMD 
  • 批号23+ 
  • 只做原装正品,深圳现货
  • QQ:2276916927QQ:2276916927 复制
    QQ:1977615742QQ:1977615742 复制
  • 18929336553 QQ:2276916927QQ:1977615742
  • XC2V3000-4FGG676C图
  • 深圳市得捷芯城科技有限公司

     该会员已使用本站11年以上
  • XC2V3000-4FGG676C
  • 数量3275 
  • 厂家XIL 
  • 封装NA/ 
  • 批号23+ 
  • 原装现货,当天可交货,原型号开票
  • QQ:3007977934QQ:3007977934 复制
    QQ:3007947087QQ:3007947087 复制
  • 0755-82546830 QQ:3007977934QQ:3007947087
  • XC2V3000-4FGG676C图
  • 深圳市西昂特科技有限公司

     该会员已使用本站13年以上
  • XC2V3000-4FGG676C
  • 数量1000 
  • 厂家专注XILIN 
  • 封装BGA 
  • 批号2001+ 
  • 代理渠道,原装现货
  • QQ:2881291855QQ:2881291855 复制
    QQ:1158574719QQ:1158574719 复制
  • 0755-82524647 QQ:2881291855QQ:1158574719
  • XC2V3000-4FGG676C图
  • 深圳市恒益昌科技有限公司

     该会员已使用本站6年以上
  • XC2V3000-4FGG676C
  • 数量4500 
  • 厂家XILINX 
  • 封装BGA676 
  • 批号23+ 
  • 原装正品长期供货
  • QQ:3336148967QQ:3336148967 复制
    QQ:974337758QQ:974337758 复制
  • 0755-82723761 QQ:3336148967QQ:974337758
  • XC2V3000-4FGG676C图
  • 深圳市正信鑫科技有限公司

     该会员已使用本站12年以上
  • XC2V3000-4FGG676C
  • 数量3254 
  • 厂家XILINX 
  • 封装原厂封装 
  • 批号22+ 
  • 原装正品★真实库存★价格优势★欢迎来电洽谈
  • QQ:1686616797QQ:1686616797 复制
    QQ:2440138151QQ:2440138151 复制
  • 0755-22655674 QQ:1686616797QQ:2440138151
  • XC2V3000-4FGG676C图
  • 深圳市华芯盛世科技有限公司

     该会员已使用本站13年以上
  • XC2V3000-4FGG676C
  • 数量865000 
  • 厂家XILINX 
  • 封装XILINX 
  • 批号最新批号 
  • 一级代理,原装特价现货!
  • QQ:2881475757QQ:2881475757 复制
  • 0755-83225692 QQ:2881475757
  • XC2V3000-4FGG676C图
  • 深圳市芯福林电子有限公司

     该会员已使用本站15年以上
  • XC2V3000-4FGG676C
  • 数量13880 
  • 厂家XILINX 
  • 封装原厂原封 
  • 批号21+ 
  • 公司只售原装 支持实单
  • QQ:2881495751QQ:2881495751 复制
  • 0755-88917743 QQ:2881495751
  • XC2V3000-4FGG676C图
  • 深圳市美思瑞电子科技有限公司

     该会员已使用本站12年以上
  • XC2V3000-4FGG676C
  • 数量12245 
  • 厂家XILINX/赛灵思 
  • 封装BGA 
  • 批号22+ 
  • 现货,原厂原装假一罚十!
  • QQ:2885659458QQ:2885659458 复制
    QQ:2885657384QQ:2885657384 复制
  • 0755-83952260 QQ:2885659458QQ:2885657384
  • XC2V3000-4FGG676C图
  • 上海熠富电子科技有限公司

     该会员已使用本站15年以上
  • XC2V3000-4FGG676C
  • 数量7374 
  • 厂家XILINX 
  • 封装N/A 
  • 批号2024 
  • 上海原装现货库存,欢迎查询!
  • QQ:2719079875QQ:2719079875 复制
    QQ:2300949663QQ:2300949663 复制
  • 15821228847 QQ:2719079875QQ:2300949663
  • XC2V3000-4FGG676C图
  • 深圳市英德州科技有限公司

     该会员已使用本站2年以上
  • XC2V3000-4FGG676C
  • 数量32000 
  • 厂家XILINX(赛灵思) 
  • 封装 
  • 批号2年内 
  • 原厂渠道 长期供应
  • QQ:2355734291QQ:2355734291 复制
  • -0755-88604592 QQ:2355734291
  • XC2V3000-4FGG676C图
  • 深圳市意好科技有限公司

     该会员已使用本站15年以上
  • XC2V3000-4FGG676C
  • 数量10020 
  • 厂家XILINX 
  • 封装原厂 
  • 批号24+ 
  • 中华地区销售
  • QQ:2853107358QQ:2853107358 复制
    QQ:2853107357QQ:2853107357 复制
  • 0755-88608316 QQ:2853107358QQ:2853107357
  • XC2V3000-4FGG676C图
  • 深圳市宏世佳电子科技有限公司

     该会员已使用本站13年以上
  • XC2V3000-4FGG676C
  • 数量3785 
  • 厂家Xilinx 
  • 封装676-BGA 
  • 批号2023+ 
  • 全新原厂原装产品、公司现货销售
  • QQ:2881894393QQ:2881894393 复制
    QQ:2881894392QQ:2881894392 复制
  • 0755- QQ:2881894393QQ:2881894392
  • XC2V3000-4FGG676C图
  • 深圳市毅创腾电子科技有限公司

     该会员已使用本站16年以上
  • XC2V3000-4FGG676C
  • 数量2500 
  • 厂家XILINX 
  • 封装BGA676 
  • 批号22+ 
  • ★只做原装★正品现货★原盒原标★
  • QQ:2355507162QQ:2355507162 复制
    QQ:2355507165QQ:2355507165 复制
  • 86-755-83616256 QQ:2355507162QQ:2355507165
  • XC2V3000-4FGG676C图
  • 深圳市宏世佳电子科技有限公司

     该会员已使用本站13年以上
  • XC2V3000-4FGG676C
  • 数量3365 
  • 厂家XILINX 
  • 封装BGA 
  • 批号2023+ 
  • 全新原厂原装产品、公司现货销售
  • QQ:2881894392QQ:2881894392 复制
    QQ:2881894393QQ:2881894393 复制
  • 0755-82556029 QQ:2881894392QQ:2881894393
  • XC2V3000-4FGG676C图
  • 深圳市宏世佳电子科技有限公司

     该会员已使用本站13年以上
  • XC2V3000-4FGG676C
  • 数量3785 
  • 厂家Xilinx 
  • 封装676-BGA 
  • 批号2023+ 
  • 全新原厂原装产品、公司现货销售
  • QQ:2881894393QQ:2881894393 复制
    QQ:2881894392QQ:2881894392 复制
  • 0755- QQ:2881894393QQ:2881894392
  • XC2V3000-4FGG676C图
  • 深圳市励创源科技有限公司

     该会员已使用本站2年以上
  • XC2V3000-4FGG676C
  • 数量35600 
  • 厂家XILINX 
  • 封装BGA 
  • 批号21+ 
  • 诚信经营,原装现货,假一赔十,欢迎咨询15323859243
  • QQ:815442201QQ:815442201 复制
    QQ:483601579QQ:483601579 复制
  • -0755-82711370 QQ:815442201QQ:483601579
  • XC2V3000-4FGG676C图
  • 北京杰创宏达电子有限公司

     该会员已使用本站12年以上
  • XC2V3000-4FGG676C
  • 数量1600 
  • 厂家Xilinx 
  • 封装FPGA 
  • 批号2024+ 
  • 授权代理商
  • QQ:2355548602QQ:2355548602 复制
    QQ:2355548609QQ:2355548609 复制
  • 010-61190909 QQ:2355548602QQ:2355548609
  • XC2V3000-4FGG676C图
  • 深圳市龙腾新业科技有限公司

     该会员已使用本站17年以上
  • XC2V3000-4FGG676C
  • 数量1704 
  • 厂家XILINX(赛灵思) 
  • 封装 
  • 批号24+ 
  • 原装原厂现货
  • QQ:562765057QQ:562765057 复制
    QQ:370820820QQ:370820820 复制
  • 0755-84509636 QQ:562765057QQ:370820820
  • XC2V3000-4FGG676C图
  • 深圳市鹏睿康科技有限公司

     该会员已使用本站16年以上
  • XC2V3000-4FGG676C
  • 数量1218 
  • 厂家XILINX 
  • 封装676-FBGA 
  • 批号23+ 
  • 原装现货假一赔万,支持实单,原包原标
  • QQ:2885392746QQ:2885392746 复制
    QQ:2885392744QQ:2885392744 复制
  • 0755-83192793 QQ:2885392746QQ:2885392744
  • XC2V3000-4FGG676C图
  • 深圳市亿智腾科技有限公司

     该会员已使用本站8年以上
  • XC2V3000-4FGG676C
  • 数量16258 
  • 厂家XILINX 
  • 封装原厂直销 
  • 批号1636+ 
  • 全新原装现货★★特价供应★★。★★特价★★假一赔十,工厂客户可放款
  • QQ:799387964QQ:799387964 复制
    QQ:2777237833QQ:2777237833 复制
  • 0755-82566711 QQ:799387964QQ:2777237833
  • XC2V3000-4FGG676C图
  • 深圳市斌腾达科技有限公司

     该会员已使用本站9年以上
  • XC2V3000-4FGG676C
  • 数量1686 
  • 厂家Xilinx 
  • 封装676-FBGA(27x27) 
  • 批号18+ 
  • 进口原装!长期供应!绝对优势价格(诚信经营
  • QQ:2881704051QQ:2881704051 复制
    QQ:2881704535QQ:2881704535 复制
  • 0755-82815082 QQ:2881704051QQ:2881704535
  • XC2V3000-4FGG676C图
  • 上海振基实业有限公司

     该会员已使用本站13年以上
  • XC2V3000-4FGG676C
  • 数量3076 
  • 厂家Xilinx 
  • 封装BGA 
  • 批号23+ 
  • 全新原装现货/另有约30万种现货,欢迎来电!
  • QQ:330263063QQ:330263063 复制
    QQ:1985476892QQ:1985476892 复制
  • 021-59159268 QQ:330263063QQ:1985476892
  • XC2V3000-4FGG676C图
  • 深圳市晶美隆科技有限公司

     该会员已使用本站14年以上
  • XC2V3000-4FGG676C
  • 数量10284 
  • 厂家xilinx 
  • 封装BGA 
  • 批号23+ 
  • 全新原装现货热卖
  • QQ:2885348317QQ:2885348317 复制
    QQ:2885348339QQ:2885348339 复制
  • 0755-83209630 QQ:2885348317QQ:2885348339
  • XC2V3000-4FGG676C图
  • 深圳市晶美隆科技有限公司

     该会员已使用本站14年以上
  • XC2V3000-4FGG676C
  • 数量13600 
  • 厂家XILXIN 
  • 封装676-FBGA 
  • 批号23+ 
  • 全新原装正品现货热卖
  • QQ:2885348339QQ:2885348339 复制
    QQ:2885348317QQ:2885348317 复制
  • 0755-82519391 QQ:2885348339QQ:2885348317
  • XC2V3000-4FGG676C图
  • 深圳市隆鑫创展电子有限公司

     该会员已使用本站15年以上
  • XC2V3000-4FGG676C
  • 数量30000 
  • 厂家TI 
  • 封装QFN16 
  • 批号2022+ 
  • 电子元器件一站式配套服务QQ:122350038
  • QQ:2355878626QQ:2355878626 复制
    QQ:2850299242QQ:2850299242 复制
  • 0755-82812278 QQ:2355878626QQ:2850299242
  • XC2V3000-4FGG676C...图
  • 万三科技(深圳)有限公司

     该会员已使用本站2年以上
  • XC2V3000-4FGG676C...
  • 数量6500000 
  • 厂家赛灵思 
  • 封装原厂原装 
  • 批号22+ 
  • 万三科技 秉承原装 实单可议
  • QQ:3008961396QQ:3008961396 复制
  • 0755-21008751 QQ:3008961396
  • XC2V3000-4FGG676C图
  • 深圳市双微电子科技有限公司

     该会员已使用本站10年以上
  • XC2V3000-4FGG676C
  • 数量485 
  • 厂家XILINX 
  • 封装BGA 
  • 批号20+ 
  • 询货请加QQ 全新原装 现货库存
  • QQ:1965209269QQ:1965209269 复制
    QQ:1079402399QQ:1079402399 复制
  • 15889219681 QQ:1965209269QQ:1079402399
  • XC2V3000-4FGG676C图
  • 深圳市湘达电子有限公司

     该会员已使用本站10年以上
  • XC2V3000-4FGG676C
  • 数量2300 
  • 厂家XILINX/赛灵思 
  • 封装SMD 
  • 批号20+ 
  • 全新原装,价格超越代理。
  • QQ:215672808QQ:215672808 复制
  • 0755-83229772 QQ:215672808

产品型号XC2V3000-4FGG676C的概述

XC2V3000-4FGG676C芯片概述 XC2V3000-4FGG676C是Xilinx公司推出的一款FPGA(现场可编程门阵列),属于其Virtex系列产品。这款FPGA以其高性能、灵活性以及丰富的逻辑资源而受到了广泛应用。XC2V3000是Virtex系列的中端产品,尤其适合于各类数字信号处理、通信、图像处理以及嵌入式系统等领域。 Virtex系列FPGA利用了Xilinx独特的Configurable Logic Block(CLB)设计,使其用户能够以灵活的方式进行电路设计。XC2V3000-4FGG676C在保证高密度集成的同时,还具备高吞吐量和低功耗的特性。该器件的设计旨在帮助工程师迅速实现原型设计,并满足其对高性能数字电路的需求。 详细参数 XC2V3000-4FGG676C的技术规格可以概括为以下几点: 1. 逻辑单元(Logic Cells): 具备30,000个...

产品型号XC2V3000-5BF957C的Datasheet PDF文件预览

0
R
Virtex-II 1.5V  
Field-Programmable Gate Arrays  
0
0
DS031-1 (v1.7) October 2, 2001  
Advance Product Specification  
®
Summary of Virtex -II Features  
Industry First Platform FPGA Solution  
-
-
-
Digitally Controlled Impedance (DCI) I/O: on-chip  
termination resistors for single-ended I/O standards  
IP-Immersion™ Architecture  
PCI-X @ 133 MHz, PCI @ 66 MHz and 33 MHz  
compliance, and CardBus compliant  
-
-
-
Densities from 40K to 8M system gates  
420 MHz internal clock speed (Advance Data)  
840+ Mb/s I/O (Advance Data)  
Differential Signaling  
·
840 Mb/s Low-Voltage Differential Signaling I/O  
(LVDS) with current mode drivers  
Bus LVDS I/O  
Lightning Data Transport (LDT) I/O with current  
driver buffers  
SelectRAM™ Memory Hierarchy  
-
3 Mb of True Dual-Port™ RAM in 18-Kbit block  
SelectRAM resources  
·
·
-
-
Up to 1.5 Mb of distributed SelectRAM resources  
High-performance interfaces to external memory  
·
Low-Voltage Positive Emitter-Coupled Logic  
(LVPECL) I/O  
·
·
·
·
DDR-SDRAM interface  
FCRAM interface  
QDR-SRAM interface  
Sigma RAM interface  
·
Built-in DDR Input and Output registers  
-
Proprietary high-performance SelectLink™  
Technology  
·
·
·
High-bandwidth data path  
Double Data Rate (DDR) link  
Web-based HDL generation methodology  
Arithmetic Functions  
-
-
Dedicated 18-bit x 18-bit multiplier blocks  
Fast look-ahead carry logic chains  
Supported by Xilinx Foundationand Alliance™  
Series Development Systems  
Flexible Logic Resources  
-
Up to 93,184 internal registers / latches with Clock  
-
-
-
Integrated VHDL and Verilog design flows  
Compilation of 10M system gates designs  
Internet Team Design (ITD) tool  
Enable  
-
Up to 93,184 look-up tables (LUTs) or cascadable  
16-bit shift registers  
SRAM-Based In-System Configuration  
-
-
Wide multiplexers and wide-input function support  
-
-
Fast SelectMAPconfiguration  
Horizontal cascade chain and Sum-of-Products  
support  
Triple Data Encryption Standard (DES) security  
option (Bitstream Encryption)  
-
Internal 3-state bussing  
-
-
-
-
IEEE1532 support  
High-Performance Clock Management Circuitry  
Partial reconfiguration  
Unlimited re-programmability  
Readback capability  
-
Up to 12 DCM (Digital Clock Manager) modules  
·
·
·
Precise clock de-skew  
Flexible frequency synthesis  
High-resolution phase shifting  
0.15 µm 8-Layer Metal process with 0.12 µm  
high-speed transistors  
-
16 global clock multiplexer buffers  
1.5 V (VCCINT) core power supply, dedicated 3.3 V  
CCAUX auxiliary and VCCO I/O power supplies  
Active InterconnectTechnology  
V
-
-
Fourth generation segmented routing structure  
Predictable, fast routing delay, independent of  
fanout  
IEEE 1149.1 compatible boundary-scan logic support  
Flip-Chip and Wire-Bond Ball Grid Array (BGA)  
packages in three standard fine pitches (0.80mm,  
1.00mm, and 1.27mm)  
SelectI/O-UltraTechnology  
-
-
Up to 1,108 user I/Os  
19 single-ended standards and six differential  
standards  
100% factory tested  
-
Programmable sink current (2 mA to 24 mA) per I/O  
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.  
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.  
DS031-1 (v1.7) October 2, 2001  
Advance Product Specification  
www.xilinx.com  
1-800-255-7778  
Module 1 of 4  
1
R
Virtex-II 1.5V Field-Programmable Gate Arrays  
Table 1: Virtex-II Field-Programmable Gate Array Family Members  
CLB  
(1 CLB = 4 slices = Max 128 bits)  
SelectRAM Blocks  
Maximum  
System  
Gates Row x Col. Slices  
Array  
Distributed  
RAM Kbits  
Multiplier 18-Kbit Max RAM  
Max I/O  
Device  
XC2V40  
Blocks  
4
Blocks  
4
(Kbits)  
72  
DCMs Pads(1)  
40K  
80K  
250K  
500K  
1M  
8 x 8  
16 x 8  
256  
8
16  
4
4
88  
120  
200  
264  
432  
528  
624  
720  
912  
1,104  
1,108  
XC2V80  
512  
8
8
144  
XC2V250  
XC2V500  
XC2V1000  
XC2V1500  
XC2V2000  
XC2V3000  
XC2V4000  
XC2V6000  
XC2V8000  
Notes:  
24 x 16  
32 x 24  
40 x 32  
48 x 40  
56 x 48  
64 x 56  
80 x 72  
96 x 88  
112 x 104  
1,536  
3,072  
5,120  
7,680  
10,752  
14,336  
23,040  
33,792  
46,592  
48  
24  
24  
432  
8
96  
32  
32  
576  
8
160  
240  
336  
448  
720  
1,056  
1,456  
40  
40  
720  
8
1.5M  
2M  
48  
48  
864  
8
56  
56  
1,008  
1,728  
2,160  
2,592  
3,024  
8
3M  
96  
96  
12  
12  
12  
12  
4M  
120  
144  
168  
120  
144  
168  
6M  
8M  
1. See details in Table 2, Maximum Number of User I/O Pads.  
General Description  
The Virtex-II family is a platform FPGA developed for high  
performance from low-density to high-density designs that  
are based on IP cores and customized modules. The family  
delivers complete solutions for telecommunication, wire-  
less, networking, video, and DSP applications, including  
PCI, LVDS, and DDR interfaces.  
Table 2 shows the maximum number of user I/Os available.  
The Virtex-II device/package combination table (Table 6 at  
the end of this section) details the maximum number of I/Os  
for each device and package using wire-bond or flip-chip  
technology.  
Table 2: Maximum Number of User I/O Pads  
The leading-edge 0.15µm / 0.12µm CMOS 8-layer metal  
process and the Virtex-II architecture are optimized for high  
speed with low power consumption. Combining a wide vari-  
ety of flexible features and a large range of densities up to  
10 million system gates, the Virtex-II family enhances pro-  
grammable logic design capabilities and is a powerful alter-  
native to mask-programmed gates arrays. As shown in  
Table 1, the Virtex-II family comprises 12 members, ranging  
from 40K to 10M system gates.  
Device  
XC2V40  
Wire-Bond  
88  
Flip-Chip  
XC2V80  
120  
XC2V250  
XC2V500  
XC2V1000  
XC2V1500  
XC2V2000  
XC2V3000  
XC2V4000  
XC2V6000  
XC2V8000  
200  
264  
328  
432  
528  
392  
Packaging  
456  
624  
Offerings include ball grid array (BGA) packages with  
0.80mm, 1.00mm, and 1.27mm pitches. In addition to tradi-  
tional wire-bond interconnects, flip-chip interconnect is used  
in some of the BGA offerings. The use of flip-chip intercon-  
nect offers more I/Os than is possible in wire-bond versions  
of the similar packages. Flip-Chip construction offers the  
combination of high pin count with high thermal capacity.  
516  
720  
912  
1,104  
1,108  
Module 1 of 4  
2
www.xilinx.com  
1-800-255-7778  
DS031-1 (v1.7) October 2, 2001  
Advance Product Specification  
R
Virtex-II 1.5V Field-Programmable Gate Arrays  
Architecture  
Virtex-II Array Overview  
Virtex-II devices are user-programmable gate arrays with various configurable elements. The Virtex-II architecture is  
optimized for high-density and high-performance logic designs. As shown in Figure 1, the programmable device is  
comprised of input/output blocks (IOBs) and internal configurable logic blocks (CLBs).  
DCM  
DCM  
IOB  
Global Clock Mux  
Configurable Logic  
Programmable I/Os  
CLB  
Block SelectRAM  
Multiplier  
DS031_28_100900  
Figure 1: Virtex-II Architecture Overview  
Programmable I/O blocks provide the interface between  
package pins and the internal configurable logic. Most  
popular and leading-edge I/O standards are supported by  
the programmable IOBs.  
All programmable elements, including the routing  
resources, are controlled by values stored in static memory  
cells. These values are loaded in the memory cells during  
configuration and can be reloaded to change the functions  
of the programmable elements.  
The internal configurable logic includes four major elements  
organized in a regular array.  
Virtex-II Features  
Configurable Logic Blocks (CLBs) provide functional  
elements for combinatorial and synchronous logic,  
including basic storage elements. BUFTs (3-state  
buffers) associated with each CLB element drive  
dedicated segmentable horizontal routing resources.  
This section briefly describes Virtex-II features.  
Input/Output Blocks (IOBs)  
IOBs are programmable and can be categorized as follows:  
Input block with an optional single-data-rate or  
double-data-rate (DDR) register  
Block SelectRAM memory modules provide large  
18-Kbit storage elements of True Dual-Port RAM.  
Output block with an optional single-data-rate or DDR  
register, and an optional 3-state buffer, to be driven  
directly or through a single or DDR register  
Multiplier blocks are 18-bit x 18-bit dedicated  
multipliers.  
DCM (Digital Clock Manager) blocks provide  
self-calibrating, fully digital solutions for clock  
distribution delay compensation, clock multiplication  
and division, coarse and fine-grained clock phase  
shifting.  
Bi-directional block (any combination of input and  
output configurations)  
These registers are either edge-triggered D-type flip-flops  
or level-sensitive latches.  
A new generation of programmable routing resources called  
Active Interconnect Technology interconnects all of these  
elements. The general routing matrix (GRM) is an array of  
routing switches. Each programmable element is tied to a  
switch matrix, allowing multiple connections to the general  
routing matrix. The overall programmable interconnection is  
hierarchical and designed to support high-speed designs.  
IOBs support the following single-ended I/O standards:  
LVTTL, LVCMOS (3.3 V, 2.5 V, 1.8 V, and 1.5 V)  
PCI-X at 133 MHz, PCI (3.3 V at 33 MHz and 66 MHz)  
GTL and GTLP  
HSTL (Class I, II, III, and IV)  
DS031-1 (v1.7) October 2, 2001  
Advance Product Specification  
www.xilinx.com  
1-800-255-7778  
Module 1 of 4  
3
R
Virtex-II 1.5V Field-Programmable Gate Arrays  
SSTL (3.3 V and 2.5 V, Class I and II)  
AGP-2X  
A multiplier block is associated with each SelectRAM mem-  
ory block. The multiplier block is a dedicated 18 x 18-bit  
multiplier and is optimized for operations based on the block  
SelectRAM content on one port. The 18 x 18 multiplier can  
be used independently of the block SelectRAM resource.  
Read/multiply/accumulate operations and DSP filter struc-  
tures are extremely efficient.  
The digitally controlled impedance (DCI) I/O feature auto-  
matically provides on-chip termination for each I/O element.  
The IOB elements also support the following differential sig-  
naling I/O standards:  
LVDS  
Both the SelectRAM memory and the multiplier resource  
are connected to four switch matrices to access the general  
routing resources.  
BLVDS (Bus LVDS)  
ULVDS  
Global Clocking  
LDT  
LVPECL  
The DCM and global clock multiplexer buffers provide a  
complete solution for designing high-speed clocking  
schemes.  
Two adjacent pads are used for each differential pair. Two or  
four IOB blocks connect to one switch matrix to access the  
routing resources.  
Up to 12 DCM blocks are available. To generate de-skewed  
internal or external clocks, each DCM can be used to elimi-  
nate clock distribution delay. The DCM also provides 90-,  
180-, and 270-degree phase-shifted versions of its output  
clocks. Fine-grained phase shifting offers high-resolution  
phase adjustments in increments of 1/256 of the clock  
period. Very flexible frequency synthesis provides a clock  
output frequency equal to any M/D ratio of the input clock  
frequency, where M and D are two integers. For the exact  
timing parameters, see Virtex-II Electrical Characteris-  
tics.  
Configurable Logic Blocks (CLBs)  
CLB resources include four slices and two 3-state buffers.  
Each slice is equivalent and contains:  
Two function generators (F & G)  
Two storage elements  
Arithmetic logic gates  
Large multiplexers  
Wide function capability  
Fast carry look-ahead chain  
Horizontal cascade chain (OR gate)  
Virtex-II devices have 16 global clock MUX buffers, with up  
to eight clock nets per quadrant. Each global clock MUX  
buffer can select one of the two clock inputs and switch  
glitch-free from one clock to the other. Each DCM block is  
able to drive up to four of the 16 global clock MUX buffers.  
The function generators F & G are configurable as 4-input  
look-up tables (LUTs), as 16-bit shift registers, or as 16-bit  
distributed SelectRAM memory.  
Routing Resources  
In addition, the two storage elements are either edge-trig-  
gered D-type flip-flops or level-sensitive latches.  
The IOB, CLB, block SelectRAM, multiplier, and DCM ele-  
ments all use the same interconnect scheme and the same  
access to the global routing matrix. Timing models are  
shared, greatly improving the predictability of the perfor-  
mance of high-speed designs.  
Each CLB has internal fast interconnect and connects to a  
switch matrix to access general routing resources.  
Block SelectRAM Memory  
There are a total of 16 global clock lines, with eight available  
per quadrant. In addition, 24 vertical and horizontal long  
lines per row or column as well as massive secondary and  
local routing resources provide fast interconnect. Virtex-II  
buffered interconnects are relatively unaffected by net  
fanout and the interconnect layout is designed to minimize  
crosstalk.  
The block SelectRAM memory resources are 18 Kb of True  
Dual-Port RAM, programmable from 16K x 1 bit to 512 x 36  
bits, in various depth and width configurations. Each port is  
totally synchronous and independent, offering three  
"read-during-write" modes. Block SelectRAM memory is  
cascadable to implement large embedded storage blocks.  
Supported memory configurations for dual-port and sin-  
gle-port modes are shown in Table 3.  
Horizontal and vertical routing resources for each row or  
column include:  
Table 3: Dual-Port And Single-Port Configurations  
24 long lines  
16K x 1 bit  
8K x 2 bits  
4K x 4 bits  
2K x 9 bits  
1K x 18 bits  
512 x 36 bits  
120 hex lines  
40 double lines  
16 direct connect lines (total in all four directions)  
Module 1 of 4  
www.xilinx.com  
DS031-1 (v1.7) October 2, 2001  
4
1-800-255-7778  
Advance Product Specification  
R
Virtex-II 1.5V Field-Programmable Gate Arrays  
Boundary Scan  
Readback and Integrated Logic Analyzer  
Boundary scan instructions and associated data registers  
support a standard methodology for accessing and config-  
uring Virtex-II devices that complies with IEEE standards  
1149.1 - 1993 and 1532. A system mode and a test mode  
are implemented. In system mode, a Virtex-II device per-  
forms its intended mission even while executing non-test  
boundary-scan instructions. In test mode, boundary-scan  
test instructions control the I/O pins for testing purposes.  
The Virtex-II Test Access Port (TAP) supports BYPASS,  
PRELOAD, SAMPLE, IDCODE, and USERCODE non-test  
instructions. The EXTEST, INTEST, and HIGHZ test instruc-  
tions are also supported.  
Configuration data stored in Virtex-II configuration memory  
can be read back for verification. Along with the configura-  
tion data, the contents of all flip-flops/latches, distributed  
SelectRAM, and block SelectRAM memory resources can  
be read back. This capability is useful for real-time debug-  
ging.  
The Integrated Logic Analyzer (ILA) core and software pro-  
vides a complete solution for accessing and verifying  
Virtex-II devices.  
Virtex-II Device/Package Combinations  
and Maximum I/O  
Wire-bond and flip-chip packages are available. Table 4 and  
Table 5 show the maximum possible number of user I/Os in  
wire-bond and flip-chip packages, respectively. Table 6  
shows the number of available user I/Os for all device/pack-  
age combinations.  
Configuration  
Virtex-II devices are configured by loading data into internal  
configuration memory, using the following five modes:  
Slave-serial mode  
Master-serial mode  
CS denotes wire-bond chip-scale ball grid array (BGA)  
(0.80 mm pitch).  
Slave SelectMAP mode  
Master SelectMAP mode  
Boundary-Scan mode (IEEE 1532)  
FG denotes wire-bond fine-pitch BGA (1.00 mm pitch).  
FF denotes flip-chip fine-pitch BGA (1.00 mm pitch).  
BG denotes standard BGA (1.27 mm pitch).  
A Data Encryption Standard (DES) decryptor is available  
on-chip to secure the bitstreams. One or two triple-DES key  
sets can be used to optionally encrypt the configuration  
information.  
BF denotes flip-chip BGA (1.27 mm pitch).  
The number of I/Os per package include all user I/Os except  
the 15 control pins (CCLK, DONE, M0, M1, M2, PROG_B,  
PWRDWN_B, TCK, TDI, TDO, TMS, HSWAP_EN, DXN,  
DXP, AND RSVD) and VBATT.  
Table 4: Wire-Bond Packages Information  
Package  
Pitch (mm)  
CS144  
0.80  
FG256  
1.00  
FG456  
1.00  
FG676  
1.00  
BG575  
1.27  
BG728  
1.27  
Size (mm)  
I/Os  
12 x 12  
92  
17 x 17  
172  
23 x 23  
324  
27 x 27  
484  
31 x 31  
408  
35 x 35  
516  
Table 5: Flip-Chip Packages Information  
Package FF896  
Pitch (mm) 1.00  
FF1152  
1.00  
FF1517  
1.00  
BF957  
1.27  
40 x 40  
684  
Size (mm)  
I/Os  
31 x 31  
624  
35 x 35  
824  
40 x 40  
1,108  
DS031-1 (v1.7) October 2, 2001  
www.xilinx.com  
Module 1 of 4  
Advance Product Specification  
1-800-255-7778  
5
R
Virtex-II 1.5V Field-Programmable Gate Arrays  
Table 6: Virtex-II Device/Package Combinations and Maximum Number of Available I/Os (Advance Information)  
Available I/Os  
XC2V XC2V  
XC2V  
250  
XC2V  
500  
XC2V  
1000  
XC2V  
1500  
XC2V  
2000  
XC2V  
3000  
XC2V  
4000  
XC2V  
6000  
XC2V  
8000  
Package  
CS144  
FG256  
FG456  
FG676  
FF896  
40  
88  
88  
80  
92  
92  
120  
172  
200  
172  
264  
172  
324  
392  
528  
456  
624  
484  
720  
432  
328  
FF1152  
FF1517  
BG575  
BG728  
BF957  
Notes:  
824  
912  
824  
824  
1,104  
1,108  
392  
408  
456  
624  
516  
684  
684  
684  
684  
1. All devices in a particular package are pin-out (footprint) compatible. In addition, the FG456 and FG676 packages are compatible, as  
are the FF896 and FF1152 packages.  
Virtex-II Ordering Information  
Virtex-II ordering information is shown in Figure 2  
Example: XC2V1000-5FG456C  
Device Type  
Temperature Range  
C = Commercial (Tj = 0˚C to +85˚C)  
I = Industrial (Tj = -40˚C to +100˚C)  
Speed Grade  
(-4, -5, -6)  
Number of Pins  
Package Type  
DS031_35_033001  
Figure 2: Virtex-II Ordering Information  
Module 1 of 4  
6
www.xilinx.com  
1-800-255-7778  
DS031-1 (v1.7) October 2, 2001  
Advance Product Specification  
R
Virtex-II 1.5V Field-Programmable Gate Arrays  
Revision History  
This section records the change history for this module of the data sheet.  
Date  
Version  
1.0  
Revision  
11/07/00  
12/06/00  
01/15/01  
Early access draft.  
Initial release.  
1.1  
1.2  
Added values to the tables in the Virtex-II Performance Characteristics and Virtex-II  
Switching Characteristics sections.  
01/25/01  
04/02/01  
07/30/01  
10/02/01  
1.3  
1.5  
1.6  
1.7  
The data sheet was divided into four modules (per the current style standard).  
Skipped v1.4 to sync up modules. Reverted to traditional double-column format.  
Made minor changes to items listed under Summary of Virtex®-II Features.  
Minor edits.  
Virtex-II Data Sheet  
The Virtex-II Data Sheet contains the following modules:  
DS031-1, Virtex-II 1.5V FPGAs: Introduction and  
Ordering Information (Module 1)  
DS031-3, Virtex-II 1.5V FPGAs: DC and Switching  
Characteristics (Module 3)  
DS031-4, Virtex-II 1.5V FPGAs: Pinout Tables  
(Module 4)  
DS031-2, Virtex-II 1.5V FPGAs: Functional Description  
(Module 2)  
DS031-1 (v1.7) October 2, 2001  
Advance Product Specification  
www.xilinx.com  
1-800-255-7778  
Module 1 of 4  
7
配单直通车
XC2V3000-4FGG676C产品参数
型号:XC2V3000-4FGG676C
是否无铅: 不含铅
是否Rohs认证: 符合
生命周期:Obsolete
零件包装代码:BGA
包装说明:27 X 27 MM, 1 MM PITCH, LEAD FREE, MS-034AAL-1, FBGA-676
针数:676
Reach Compliance Code:unknown
ECCN代码:3A991.D
HTS代码:8542.39.00.01
风险等级:5.79
最大时钟频率:650 MHz
CLB-Max的组合延迟:0.44 ns
JESD-30 代码:S-PBGA-B676
JESD-609代码:e1
长度:27 mm
湿度敏感等级:3
可配置逻辑块数量:3584
等效关口数量:3000000
输入次数:484
逻辑单元数量:32256
输出次数:484
端子数量:676
最高工作温度:85 °C
最低工作温度:
组织:3584 CLBS, 3000000 GATES
封装主体材料:PLASTIC/EPOXY
封装代码:BGA
封装等效代码:BGA676,26X26,40
封装形状:SQUARE
封装形式:GRID ARRAY
峰值回流温度(摄氏度):250
电源:1.5,1.5/3.3,3.3 V
可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified
座面最大高度:2.6 mm
子类别:Field Programmable Gate Arrays
最大供电电压:1.575 V
最小供电电压:1.425 V
标称供电电压:1.5 V
表面贴装:YES
技术:CMOS
温度等级:OTHER
端子面层:Tin/Silver/Copper (Sn95.5Ag4.0Cu0.5)
端子形式:BALL
端子节距:1 mm
端子位置:BOTTOM
处于峰值回流温度下的最长时间:30
宽度:27 mm
Base Number Matches:1
  •  
  • 供货商
  • 型号 *
  • 数量*
  • 厂商
  • 封装
  • 批号
  • 交易说明
  • 询价
批量询价选中的记录已选中0条,每次最多15条。
 复制成功!