欢迎访问ic37.com |
会员登录 免费注册
发布采购

OR3T125-6PS208I 参数 Datasheet PDF下载

OR3T125-6PS208I图片预览
型号: OR3T125-6PS208I
PDF下载: 下载PDF文件 查看货源
内容描述: 3C和3T现场可编程门阵列 [3C and 3T Field-Programmable Gate Arrays]
分类和应用: 现场可编程门阵列
文件页数/大小: 210 页 / 4391 K
品牌: AGERE [ AGERE SYSTEMS ]
 浏览型号OR3T125-6PS208I的Datasheet PDF文件第21页浏览型号OR3T125-6PS208I的Datasheet PDF文件第22页浏览型号OR3T125-6PS208I的Datasheet PDF文件第23页浏览型号OR3T125-6PS208I的Datasheet PDF文件第24页浏览型号OR3T125-6PS208I的Datasheet PDF文件第26页浏览型号OR3T125-6PS208I的Datasheet PDF文件第27页浏览型号OR3T125-6PS208I的Datasheet PDF文件第28页浏览型号OR3T125-6PS208I的Datasheet PDF文件第29页  
Data Sheet
June 1999
ORCA
Series 3C and 3T FPGAs
The eight latches/FFs in a PFU share the clock (CLK)
and options for clock enable (CE), local set/reset (LSR),
and front-end data select (SEL) inputs. When CE is dis-
abled, each latch/FF retains its previous value when
clocked. The clock enable, LSR, and SEL inputs can be
inverted to be active-low.
The set/reset operation of the latch/FF is controlled by
two parameters: reset mode and set/reset value. When
the global set/reset (GSRN) and local set/reset (LSR)
signals are not asserted, the latch/FF operates normally.
The reset mode is used to select a synchronous or
asynchronous LSR operation. If synchronous, LSR has
the option to be enabled only if clock enable (CE or
ASWE) is active or for LSR to have priority over the
clock enable input, thereby setting/resetting the FF inde-
pendent of the state of the clock enable. The clock
enable is supported on FFs, not latches. It is imple-
mented by using a 2-input multiplexer on the FF input,
with one input being the previous state of the FF and the
other input being the new data applied to the FF. The
select of this 2-input multiplexer is clock enable (CE or
ASWE), which selects either the new data or the previ-
ous state. When the clock enable is inactive, the FF out-
put does not change when the clock edge arrives.
Programmable Logic Cells
(continued)
PLC Latches/Flip-Flops
The eight general-purpose latches/FFs in the PFU can
be used in a variety of configurations. In some cases,
the configuration options apply to all eight latches/FFs in
the PFU and
some apply to the latches/FFs on a nibble-
wide basis where the ninth FF is considered indepen-
dently.
For other options, each latch/FF is independently
programmable. In addition, the ninth FF can be used for
a variety of functions.
latches/FFs can be configured as either positive- or
negative-level sensitive latches, or positive or negative
edge-triggered flip-flops (the ninth register can only be
FF). All latches/FFs in a given PFU share the same
clock, and the clock to these latches/FFs can be
inverted. The input into each latch/FF is from either the
corresponding LUT output (F[7:0]) or the direct data
input (DIN[7:0]). The latch/FF input can also be tied to
logic 1 or to logic 0, which is the default.
Table 7. Configuration RAM Controlled Latch/
Flip-Flop Operation
Function
LSR Operation
Clock Polarity
Front-end Select*
LSR Priority
Latch/FF Mode
Enable GSRN
Options
Asynchronous or synchronous
Noninverted or inverted
Direct (DIN[7:0]) or from LUT (F[7:0])
Either LSR or CE has priority
Latch or flip-flop
Common to All Latches/FFs in PFU
GSRN enabled or has no effect on
PFU latches/FFs
Set or reset
CE or ASWE or none
LSR or none
Set Individually in Each Latch/FF in PFU
Set/Reset Mode
Clock Enable
LSR Control
* Not available for FF[8].
By Group (Latch/FF[3:0], Latch/FF[7:4], and FF[8])
Lucent Technologies Inc.
25