欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC440GR-3PBFFFCX 参数 Datasheet PDF下载

PPC440GR-3PBFFFCX图片预览
型号: PPC440GR-3PBFFFCX
PDF下载: 下载PDF文件 查看货源
内容描述: Power PC的440GR嵌入式处理器 [Power PC 440GR Embedded Processor]
分类和应用: PC
文件页数/大小: 82 页 / 1157 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第46页浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第47页浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第48页浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第49页浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第51页浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第52页浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第53页浏览型号PPC440GR-3PBFFFCX的Datasheet PDF文件第54页  
Revision 1.16 – July 19, 2006  
440GR – PPC440GR Embedded Processor  
Preliminary Data Sheet  
Table 7. Signal Functional Description (Sheet 1 of 8)  
Notes:  
1. Receiver input has hysteresis  
2. Must pull up (recommended value is 3kΩ to 3.3V)  
3. Must pull down (recommended value is 1kΩ)  
4. If not used, must pull up (recommended value is 3kΩ to 3.3V)  
5. If not used, must pull down (recommended value is 1kΩ)  
6. Strapping input during reset; pull-up or pull-down required  
Signal Name  
PCI Interface  
Description  
I/O  
Type  
Notes  
PCIAD00:31  
PCIC0:3/BE0:3  
PCIClk  
Address/Data bus (bidirectional).  
I/O  
I/O  
I
3.3V PCI  
3.3V PCI  
3.3V PCI  
PCI Command/Byte Enables.  
Provides timing to the PCI interface for PCI transactions.  
Indicates the driving device has decoded its address as the  
target of the current access.  
PCIDevSel  
PCIFrame  
I/O  
I/O  
3.3V PCI  
3.3V PCI  
Driven by the current master to indicate beginning and  
duration of an access.  
Indicates that the specified agent is granted access to the bus.  
When the internal arbiter is enabled, output is PCIGnt0. When  
the internal arbiter is disabled, output is Req.  
PCIGnt1/Req  
O
3.3V PCI  
PCIGnt2:6  
PCIIDSel  
PCIINT  
Indicates that the specified agent is granted access to the bus.  
O
I
3.3V PCI  
3.3V PCI  
3.3V PCI  
3.3V PCI  
3.3V PCI  
3.3V PCI  
Used as a chip select during configuration read and write  
transactions.  
Level sensitive PCI interrupt.  
O
Indicates initiating agent’s ability to complete the current data  
phase of the transaction.  
PCIIRDY  
PCIPar  
I/O  
I/O  
I/O  
Even parity.  
Reports data parity errors during all PCI transactions except a  
Special Cycle.  
PCIPErr  
Indicates to the PCI arbiter that the specified agent wishes to  
use the bus. When the internal arbiter is enabled, input is  
PCIReq0. When internal arbiter is disabled, input is Gnt.  
PCIReq0/Gnt  
I
3.3V PCI  
An indication to the PCI arbiter that the specified agent wishes  
to use the bus.  
PCIReq1:5  
PCIReset  
PCISErr  
I
3.3V PCI  
3.3V PCI  
3.3V PCI  
Brings PCI device registers and logic to a consistent state.  
O
Reports address parity errors, data parity errors on the Special  
Cycle command, or other catastrophic system errors.  
I/O  
Indicates the current target is requesting the master to stop the  
current transaction.  
PCIStop  
I/O  
I/O  
3.3V PCI  
3.3V PCI  
Indicates the target agent’s ability to complete the current data  
phase of the transaction.  
PCITRDY  
50  
AMCC Proprietary