欢迎访问ic37.com |
会员登录 免费注册
发布采购

CMP1617BAX-F60E 参数 Datasheet PDF下载

CMP1617BAX-F60E图片预览
型号: CMP1617BAX-F60E
PDF下载: 下载PDF文件 查看货源
内容描述: 1M ×16位超低功耗和低电压全CMOS RAM [1M x 16 bit Super Low Power and Low Voltage Full CMOS RAM]
分类和应用:
文件页数/大小: 12 页 / 220 K
品牌: FIDELIX [ FIDELIX ]
 浏览型号CMP1617BAX-F60E的Datasheet PDF文件第4页浏览型号CMP1617BAX-F60E的Datasheet PDF文件第5页浏览型号CMP1617BAX-F60E的Datasheet PDF文件第6页浏览型号CMP1617BAX-F60E的Datasheet PDF文件第7页浏览型号CMP1617BAX-F60E的Datasheet PDF文件第9页浏览型号CMP1617BAX-F60E的Datasheet PDF文件第10页浏览型号CMP1617BAX-F60E的Datasheet PDF文件第11页浏览型号CMP1617BAX-F60E的Datasheet PDF文件第12页  
CMP1617BAx-E
WRITE CYCLE (1)
Address
tCW(2)
CMOS LPRAM
tWC
(/WE controlled, /ZZ=V
IH
)
/CS
tAW
tWR(4)
/UB, /LB
/WE
tAS(3)
tBW
tWP(1)
tDW
tDH
High-Z
tOW
Data in
Data Out
High-Z
tWHZ
Data Valid
Data Undefined
WRITE CYCLE (2)
Address
(/CS controlled, /ZZ=/WE=V
IH
)
tWC
tAS(3)
tCW(2)
tAW
tWR(4)
/CS
/UB, /LB
/WE
Data in
Data Out
High-Z
tBW
tWP(1)
tDW
tDH
Data Valid
High-Z
WRITE CYCLE (3)
Address
(/UB, /LB controlled, /ZZ=V
IH
)
tWC
tCW(2)
tWR(4)
/CS
tAW
/UB, /LB
tAS(3)
tBW
tWP(1)
/WE
Data in
Data Out
tDW
tDH
Data Valid
High-Z
High-Z
1. A write occurs during the overlap (tWP) of low /CS and /WE. A write begins when /CS goes low and /WE goes low with
asserting /UB or /LB for single byte operation or simultaneously asserting /UB and /LB for double byte operation. A write
ends at the earliest transition when /CS goes high and WE goes high. The tWP is measured from the beginning of write to
the end of write.
2. tCW is measured from the /CS going low to end of write.
3. tAS is measured from the address valid to the beginning of write.
4. tWR is measured from the end of write to the address change. tWR applied in case a write ends as /CS or /WE going high.
5. Do not access device with cycle timing shorter than tRC(tWC) for continuous periods > 40us.
8
Revision 0.5
Jul. 2006