欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC68HC908AS60CFU 参数 Datasheet PDF下载

MC68HC908AS60CFU图片预览
型号: MC68HC908AS60CFU
PDF下载: 下载PDF文件 查看货源
内容描述: HCMOS微控制器单元 [HCMOS Microcontroller Unit]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 454 页 / 5714 K
品牌: FREESCALE [ FREESCALE SEMICONDUCTOR, INC ]
 浏览型号MC68HC908AS60CFU的Datasheet PDF文件第142页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第143页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第144页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第145页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第147页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第148页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第149页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第150页  
Freescale Semiconductor, Inc.
System Integration Module (SIM)
9.6.1.1 Hardware Interrupts
A hardware interrupt does not stop the current instruction. Processing of
a hardware interrupt begins after completion of the current instruction.
When the current instruction is complete, the SIM checks all pending
hardware interrupts. If interrupts are not masked (I bit clear in the
condition code register), and if the corresponding interrupt enable bit is
set, the SIM proceeds with interrupt processing; otherwise, the next
instruction is fetched and executed.
Freescale Semiconductor, Inc...
If more than one interrupt is pending at the end of an instruction
execution, the highest priority interrupt is serviced first.
demonstrates what happens when two interrupts are pending. If an
interrupt is pending upon exit from the original interrupt service routine,
the pending interrupt is serviced before the LDA instruction is executed.
The LDA opcode is prefetched by both the INT1 and INT2 RTI
instructions. However, in the case of the INT1 RTI prefetch, this is a
redundant operation.
NOTE:
To maintain compatibility with the M6805, M146805, and M68HC05
Families, the H register is not pushed on the stack during interrupt entry.
If the interrupt service routine modifies the H register or uses the indexed
addressing mode, software should save the H register and then restore
it prior to exiting the routine.
9.6.1.2 SWI Instruction
The SWI instruction is a non-maskable instruction that causes an
interrupt regardless of the state of the interrupt mask (I bit) in the
condition code register.
NOTE:
A software interrupt pushes PC onto the stack. A software interrupt does
not
push PC – 1, as a hardware interrupt does.
Technical Data
System Integration Module (SIM)
For More Information On This Product,
Go to: www.freescale.com
MC68HC908AS60 — Rev. 1.0