欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P40-VMN3Txx 参数 Datasheet PDF下载

M25P40-VMN3Txx图片预览
型号: M25P40-VMN3Txx
PDF下载: 下载PDF文件 查看货源
内容描述: 美光M25P40串行闪存的嵌入式存储器 [Micron M25P40 Serial Flash Embedded Memory]
分类和应用: 闪存存储
文件页数/大小: 59 页 / 785 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号M25P40-VMN3Txx的Datasheet PDF文件第8页浏览型号M25P40-VMN3Txx的Datasheet PDF文件第9页浏览型号M25P40-VMN3Txx的Datasheet PDF文件第10页浏览型号M25P40-VMN3Txx的Datasheet PDF文件第11页浏览型号M25P40-VMN3Txx的Datasheet PDF文件第13页浏览型号M25P40-VMN3Txx的Datasheet PDF文件第14页浏览型号M25P40-VMN3Txx的Datasheet PDF文件第15页浏览型号M25P40-VMN3Txx的Datasheet PDF文件第16页  
Micron M25P40 Serial Flash Embedded Memory
Operating Features
Status Register
The status register contains a number of status and control bits that can be read or set
(as appropriate) by specific commands. For a detailed description of the status register
bits, see READ STATUS REGISTER (page 22).
Data Protection by Protocol
Non-volatile memory is used in environments that can include excessive noise. The fol-
lowing capabilities help protect data in these noisy environments.
Power on reset and an internal timer (t
PUW
) can provide protection against inadvertent
changes while the power supply is outside the operating specification.
WRITE, PROGRAM, and WRITE STATUS REGISTER commands are checked before they
are accepted for execution to ensure they consist of a number of clock pulses that is a
multiple of eight.
All commands that modify data must be preceded by a WRITE ENABLE command to set
the write enable latch (WEL) bit.
In addition to the low power consumption feature, the DEEP POWER-DOWN mode of-
fers extra software protection since all WRITE, PROGRAM, and ERASE commands are
ignored when the device is in this mode.
Software Data Protection
Memory can be configured as read-only using the block protect bits (BP2, BP1, BP0) as
shown in the Protected Area Sizes table.
Hardware Data Protection
Hardware data protection is implemented using the write protect signal applied on the
W# pin. This freezes the status register in a read-only mode. In this mode, the block pro-
tect (BP) bits and the status register write disable bit (SRWD) are protected.
Table 3: Protected Area Sizes
Status Register Content
BP Bit 2
0
0
0
0
1
1
1
1
BP Bit 1
0
0
1
1
0
0
1
1
Note:
BP Bit 0
0
1
0
1
0
1
0
1
none
Upper 8th (sectors 7)
Upper 4th (sectors 6 and 7)
Upper half (sectors 4 to 7)
All sectors (sectors 0 to 7)
All sectors (sectors 0 to 7)
All sectors (sectors 0 to 7)
All sectors (sectors 0 to 7)
Protected Area
Memory Content
Unprotected Area
All sectors (sectors 0 to 7)
Lower 7/8ths (sectors 0 to 6)
Lower 3/4ths (sectors 0 to 5)
Lower half (sectors 0 to 3)
none
none
none
none
1. 0 0 0 = unprotected area (sectors): The device is ready to accept a BULK ERASE command
only if all block protect bits (BP2, BP1, BP0) are 0.
PDF: 09005aef8456654f
m25p40.pdf - Rev. Y 8/12 EN
12
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2011 Micron Technology, Inc. All rights reserved.