欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25PE40 参数 Datasheet PDF下载

M25PE40图片预览
型号: M25PE40
PDF下载: 下载PDF文件 查看货源
内容描述: 4兆位,页擦除串行闪存与字节变性, 75兆赫的SPI总线,标准引脚 [4 Mbit, page-erasable serial Flash memory with byte alterability, 75 MHz SPI bus, standard pinout]
分类和应用: 闪存
文件页数/大小: 62 页 / 1298 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25PE40的Datasheet PDF文件第33页浏览型号M25PE40的Datasheet PDF文件第34页浏览型号M25PE40的Datasheet PDF文件第35页浏览型号M25PE40的Datasheet PDF文件第36页浏览型号M25PE40的Datasheet PDF文件第38页浏览型号M25PE40的Datasheet PDF文件第39页浏览型号M25PE40的Datasheet PDF文件第40页浏览型号M25PE40的Datasheet PDF文件第41页  
M25PE40
Instructions
6.13
Note:
Subsector Erase (SSE)
The Subsector Erase (SSE) instruction is decoded only in the M25PE40 in the T9HX
process (see
The Subsector Erase (SSE) instruction sets to ‘1’ (FFh) all bits inside the chosen subsector.
Before it can be accepted, a Write Enable (WREN) instruction must previously have been
executed. After the Write Enable (WREN) instruction has been decoded, the device sets the
Write Enable Latch (WEL).
The Subsector Erase (SE) instruction is entered by driving Chip Select (S) Low, followed by
the instruction code, and three address bytes on Serial Data input (D). Any address inside
the Subsector (see
is a valid address for the Subsector Erase (SE) instruction. Chip
Select (S) must be driven Low for the entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the Subsector Erase (SE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed Subsector Erase cycle (whose duration is t
SSE
) is
initiated. While the Subsector Erase cycle is in progress, the Status Register may be read to
check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1
during the self-timed Subsector Erase cycle, and is 0 when it is completed. At some
unspecified time before the cycle is complete, the Write Enable Latch (WEL) bit is reset.
A Subsector Erase (SSE) instruction applied to a subsector that contains a page that is
hardware or software protected is not executed.
Any Subsector Erase (SSE) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
If Reset (Reset) is driven Low while a Subsector Erase (SSE) cycle is in progress, the
Subsector Erase cycle is interrupted and data may not be erased correctly (see
On Reset going Low, the device enters the Reset
mode and a time of t
RHSL
is then required before the device can be re-selected by driving
Chip Select (S) Low. For the value of t
RHSL
see
in
Figure 19. Subsector Erase (SSE) instruction sequence
S
0
C
Instruction
24-bit address
1
2
3
4
5
6
7
8
9
29 30 31
D
23 22
MSB
2
1
0
AI12356
1. Address bits A23 to A19 are Don’t care.
37/62