欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18TC256800BF-2.5 参数 Datasheet PDF下载

HYB18TC256800BF-2.5图片预览
型号: HYB18TC256800BF-2.5
PDF下载: 下载PDF文件 查看货源
内容描述: 256兆位双数据速率 - 双SDRAM的 [256-Mbit Double-Data-Rate-Two SDRAM]
分类和应用: 动态存储器
文件页数/大小: 62 页 / 3539 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第1页浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第2页浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第4页浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第5页浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第6页浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第7页浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第8页浏览型号HYB18TC256800BF-2.5的Datasheet PDF文件第9页  
Internet Data Sheet
HYB18TC256[80/16]0BF
256-Mbit Double-Data-Rate-Two SDRAM
1
Overview
This chapter gives an overview of the 256-Mbit Double-Data-Rate-Two SDRAM product family and describes its main
characteristics.
1.1
Features
The 256-Mbit Double-Data-Rate-Two SDRAM offers the following key features:
• Off-Chip-Driver impedance adjustment (OCD) and On-
• 1.8 V
±
0.1 V Power Supply
• 1.8 V
±
0.1 V (SSTL_18) compatible I/O
Die-Termination (ODT) for better signal quality
• DRAM organizations with 8 and 16 data in/outputs
• Auto-Precharge operation for read and write bursts
• Double Data Rate architecture: two data transfers per
• Auto-Refresh, Self-Refresh and power saving Power-
clock cycle four internal banks for concurrent operation
Down modes
• Programmable CAS Latency: 3, 4, 5 and 6
• Average Refresh Period 7.8
µs
at a
T
CASE
lower than
• Programmable Burst Length: 4 and 8
85 °C, 3.9
µs
between 85 °C and 95 °C
• Differential clock inputs (CK and CK)
• Programmable self refresh rate via EMRS2 setting
• Programmable partial array refresh via EMRS2 settings
• Bi-directional, differential data strobes (DQS and DQS) are
transmitted / received with data. Edge aligned with read
• DCC enabling via EMRS2 setting
• Full and reduced Strength Data-Output Drivers
data and center-aligned with write data.
• DLL aligns DQ and DQS transitions with clock
• 1K page size
• Packages: PG-TFBGA-84, PG-TFBGA-60
• DQS can be disabled for single-ended data strobe
operation
• RoHS Compliant Products
1)
• Commands entered on each positive clock edge, data and
• All Speed grades faster than DDR400 comply with
data mask are referenced to both edges of DQS
DDR400 timing specifications when run at a clock rate of
• Data masks (DM) for write data
200 MHz
• Posted CAS by programmable additive latency for better
command and data bus efficiency
TABLE 1
Performance tables for –2.5
Product Type Speed Code
Speed Grade
Max. Clock Frequency
@CL6
@CL5
@CL4
@CL3
Min. RAS-CAS-Delay
Min. Row Precharge Time
Min. Row Active Time
Min. Row Cycle Time
–2.5
DDR2–800E 6–6–6
Unit
MHz
MHz
MHz
MHz
ns
ns
ns
ns
f
CK6
f
CK5
f
CK4
f
CK3
t
RCD
t
RP
t
RAS
t
RC
400
333
266
200
15
15
45
60
1) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined
in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury,
lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers.
Rev. 1.3, 2007-05
07182006-DD60-22E6
3